port.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783
  1. /*
  2. * FreeRTOS Kernel V10.4.3 LTS Patch 2
  3. * Copyright (C) 2020 Amazon.com, Inc. or its affiliates. All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a copy of
  6. * this software and associated documentation files (the "Software"), to deal in
  7. * the Software without restriction, including without limitation the rights to
  8. * use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
  9. * the Software, and to permit persons to whom the Software is furnished to do so,
  10. * subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in all
  13. * copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
  17. * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
  18. * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
  19. * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  20. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * https://www.FreeRTOS.org
  23. * https://github.com/FreeRTOS
  24. *
  25. */
  26. /*-----------------------------------------------------------
  27. * Implementation of functions defined in portable.h for the ARM CM4F port.
  28. *----------------------------------------------------------*/
  29. /* Scheduler includes. */
  30. #include "FreeRTOS.h"
  31. #include "task.h"
  32. #ifndef __VFP_FP__
  33. #error This port can only be used when the project options are configured to enable hardware floating point support.
  34. #endif
  35. #ifndef configSYSTICK_CLOCK_HZ
  36. #define configSYSTICK_CLOCK_HZ configCPU_CLOCK_HZ
  37. /* Ensure the SysTick is clocked at the same frequency as the core. */
  38. #define portNVIC_SYSTICK_CLK_BIT ( 1UL << 2UL )
  39. #else
  40. /* The way the SysTick is clocked is not modified in case it is not the same
  41. * as the core. */
  42. #define portNVIC_SYSTICK_CLK_BIT ( 0 )
  43. #endif
  44. /* Constants required to manipulate the core. Registers first... */
  45. #define portNVIC_SYSTICK_CTRL_REG ( *( ( volatile uint32_t * ) 0xe000e010 ) )
  46. #define portNVIC_SYSTICK_LOAD_REG ( *( ( volatile uint32_t * ) 0xe000e014 ) )
  47. #define portNVIC_SYSTICK_CURRENT_VALUE_REG ( *( ( volatile uint32_t * ) 0xe000e018 ) )
  48. #define portNVIC_SHPR3_REG ( *( ( volatile uint32_t * ) 0xe000ed20 ) )
  49. /* ...then bits in the registers. */
  50. #define portNVIC_SYSTICK_INT_BIT ( 1UL << 1UL )
  51. #define portNVIC_SYSTICK_ENABLE_BIT ( 1UL << 0UL )
  52. #define portNVIC_SYSTICK_COUNT_FLAG_BIT ( 1UL << 16UL )
  53. #define portNVIC_PENDSVCLEAR_BIT ( 1UL << 27UL )
  54. #define portNVIC_PEND_SYSTICK_CLEAR_BIT ( 1UL << 25UL )
  55. /* Constants used to detect a Cortex-M7 r0p1 core, which should use the ARM_CM7
  56. * r0p1 port. */
  57. #define portCPUID ( *( ( volatile uint32_t * ) 0xE000ed00 ) )
  58. #define portCORTEX_M7_r0p1_ID ( 0x410FC271UL )
  59. #define portCORTEX_M7_r0p0_ID ( 0x410FC270UL )
  60. #define portNVIC_PENDSV_PRI ( ( ( uint32_t ) configKERNEL_INTERRUPT_PRIORITY ) << 16UL )
  61. #define portNVIC_SYSTICK_PRI ( ( ( uint32_t ) configKERNEL_INTERRUPT_PRIORITY ) << 24UL )
  62. /* Constants required to check the validity of an interrupt priority. */
  63. #define portFIRST_USER_INTERRUPT_NUMBER ( 16 )
  64. #define portNVIC_IP_REGISTERS_OFFSET_16 ( 0xE000E3F0 )
  65. #define portAIRCR_REG ( *( ( volatile uint32_t * ) 0xE000ED0C ) )
  66. #define portMAX_8_BIT_VALUE ( ( uint8_t ) 0xff )
  67. #define portTOP_BIT_OF_BYTE ( ( uint8_t ) 0x80 )
  68. #define portMAX_PRIGROUP_BITS ( ( uint8_t ) 7 )
  69. #define portPRIORITY_GROUP_MASK ( 0x07UL << 8UL )
  70. #define portPRIGROUP_SHIFT ( 8UL )
  71. /* Masks off all bits but the VECTACTIVE bits in the ICSR register. */
  72. #define portVECTACTIVE_MASK ( 0xFFUL )
  73. /* Constants required to manipulate the VFP. */
  74. #define portFPCCR ( ( volatile uint32_t * ) 0xe000ef34 ) /* Floating point context control register. */
  75. #define portASPEN_AND_LSPEN_BITS ( 0x3UL << 30UL )
  76. /* Constants required to set up the initial stack. */
  77. #define portINITIAL_XPSR ( 0x01000000 )
  78. #define portINITIAL_EXC_RETURN ( 0xfffffffd )
  79. /* The systick is a 24-bit counter. */
  80. #define portMAX_24_BIT_NUMBER ( 0xffffffUL )
  81. /* For strict compliance with the Cortex-M spec the task start address should
  82. * have bit-0 clear, as it is loaded into the PC on exit from an ISR. */
  83. #define portSTART_ADDRESS_MASK ( ( StackType_t ) 0xfffffffeUL )
  84. /* A fiddle factor to estimate the number of SysTick counts that would have
  85. * occurred while the SysTick counter is stopped during tickless idle
  86. * calculations. */
  87. #define portMISSED_COUNTS_FACTOR ( 45UL )
  88. /* Let the user override the pre-loading of the initial LR with the address of
  89. * prvTaskExitError() in case it messes up unwinding of the stack in the
  90. * debugger. */
  91. #ifdef configTASK_RETURN_ADDRESS
  92. #define portTASK_RETURN_ADDRESS configTASK_RETURN_ADDRESS
  93. #else
  94. #define portTASK_RETURN_ADDRESS prvTaskExitError
  95. #endif
  96. /*
  97. * Setup the timer to generate the tick interrupts. The implementation in this
  98. * file is weak to allow application writers to change the timer used to
  99. * generate the tick interrupt.
  100. */
  101. void vPortSetupTimerInterrupt( void );
  102. /*
  103. * Exception handlers.
  104. */
  105. void xPortPendSVHandler( void ) __attribute__( ( naked ) );
  106. void xPortSysTickHandler( void );
  107. void vPortSVCHandler( void ) __attribute__( ( naked ) );
  108. /*
  109. * Start first task is a separate function so it can be tested in isolation.
  110. */
  111. static void prvPortStartFirstTask( void ) __attribute__( ( naked ) );
  112. /*
  113. * Function to enable the VFP.
  114. */
  115. static void vPortEnableVFP( void ) __attribute__( ( naked ) );
  116. /*
  117. * Used to catch tasks that attempt to return from their implementing function.
  118. */
  119. static void prvTaskExitError( void );
  120. /*-----------------------------------------------------------*/
  121. /* Each task maintains its own interrupt status in the critical nesting
  122. * variable. */
  123. static UBaseType_t uxCriticalNesting = 0xaaaaaaaa;
  124. /*
  125. * The number of SysTick increments that make up one tick period.
  126. */
  127. #if ( configUSE_TICKLESS_IDLE == 1 )
  128. static uint32_t ulTimerCountsForOneTick = 0;
  129. #endif /* configUSE_TICKLESS_IDLE */
  130. /*
  131. * The maximum number of tick periods that can be suppressed is limited by the
  132. * 24 bit resolution of the SysTick timer.
  133. */
  134. #if ( configUSE_TICKLESS_IDLE == 1 )
  135. static uint32_t xMaximumPossibleSuppressedTicks = 0;
  136. #endif /* configUSE_TICKLESS_IDLE */
  137. /*
  138. * Compensate for the CPU cycles that pass while the SysTick is stopped (low
  139. * power functionality only.
  140. */
  141. #if ( configUSE_TICKLESS_IDLE == 1 )
  142. static uint32_t ulStoppedTimerCompensation = 0;
  143. #endif /* configUSE_TICKLESS_IDLE */
  144. /*
  145. * Used by the portASSERT_IF_INTERRUPT_PRIORITY_INVALID() macro to ensure
  146. * FreeRTOS API functions are not called from interrupts that have been assigned
  147. * a priority above configMAX_SYSCALL_INTERRUPT_PRIORITY.
  148. */
  149. #if ( configASSERT_DEFINED == 1 )
  150. static uint8_t ucMaxSysCallPriority = 0;
  151. static uint32_t ulMaxPRIGROUPValue = 0;
  152. static const volatile uint8_t * const pcInterruptPriorityRegisters = ( const volatile uint8_t * const ) portNVIC_IP_REGISTERS_OFFSET_16;
  153. #endif /* configASSERT_DEFINED */
  154. /*-----------------------------------------------------------*/
  155. /*
  156. * See header file for description.
  157. */
  158. StackType_t * pxPortInitialiseStack( StackType_t * pxTopOfStack,
  159. TaskFunction_t pxCode,
  160. void * pvParameters )
  161. {
  162. /* Simulate the stack frame as it would be created by a context switch
  163. * interrupt. */
  164. /* Offset added to account for the way the MCU uses the stack on entry/exit
  165. * of interrupts, and to ensure alignment. */
  166. pxTopOfStack--;
  167. *pxTopOfStack = portINITIAL_XPSR; /* xPSR */
  168. pxTopOfStack--;
  169. *pxTopOfStack = ( ( StackType_t ) pxCode ) & portSTART_ADDRESS_MASK; /* PC */
  170. pxTopOfStack--;
  171. *pxTopOfStack = ( StackType_t ) portTASK_RETURN_ADDRESS; /* LR */
  172. /* Save code space by skipping register initialisation. */
  173. pxTopOfStack -= 5; /* R12, R3, R2 and R1. */
  174. *pxTopOfStack = ( StackType_t ) pvParameters; /* R0 */
  175. /* A save method is being used that requires each task to maintain its
  176. * own exec return value. */
  177. pxTopOfStack--;
  178. *pxTopOfStack = portINITIAL_EXC_RETURN;
  179. pxTopOfStack -= 8; /* R11, R10, R9, R8, R7, R6, R5 and R4. */
  180. return pxTopOfStack;
  181. }
  182. /*-----------------------------------------------------------*/
  183. static void prvTaskExitError( void )
  184. {
  185. volatile uint32_t ulDummy = 0;
  186. /* A function that implements a task must not exit or attempt to return to
  187. * its caller as there is nothing to return to. If a task wants to exit it
  188. * should instead call vTaskDelete( NULL ).
  189. *
  190. * Artificially force an assert() to be triggered if configASSERT() is
  191. * defined, then stop here so application writers can catch the error. */
  192. configASSERT( uxCriticalNesting == ~0UL );
  193. portDISABLE_INTERRUPTS();
  194. while( ulDummy == 0 )
  195. {
  196. /* This file calls prvTaskExitError() after the scheduler has been
  197. * started to remove a compiler warning about the function being defined
  198. * but never called. ulDummy is used purely to quieten other warnings
  199. * about code appearing after this function is called - making ulDummy
  200. * volatile makes the compiler think the function could return and
  201. * therefore not output an 'unreachable code' warning for code that appears
  202. * after it. */
  203. }
  204. }
  205. /*-----------------------------------------------------------*/
  206. void vPortSVCHandler( void )
  207. {
  208. __asm volatile (
  209. " ldr r3, pxCurrentTCBConst2 \n"/* Restore the context. */
  210. " ldr r1, [r3] \n"/* Use pxCurrentTCBConst to get the pxCurrentTCB address. */
  211. " ldr r0, [r1] \n"/* The first item in pxCurrentTCB is the task top of stack. */
  212. " ldmia r0!, {r4-r11, r14} \n"/* Pop the registers that are not automatically saved on exception entry and the critical nesting count. */
  213. " msr psp, r0 \n"/* Restore the task stack pointer. */
  214. " isb \n"
  215. " mov r0, #0 \n"
  216. " msr basepri, r0 \n"
  217. " bx r14 \n"
  218. " \n"
  219. " .align 4 \n"
  220. "pxCurrentTCBConst2: .word pxCurrentTCB \n"
  221. );
  222. }
  223. /*-----------------------------------------------------------*/
  224. static void prvPortStartFirstTask( void )
  225. {
  226. /* Start the first task. This also clears the bit that indicates the FPU is
  227. * in use in case the FPU was used before the scheduler was started - which
  228. * would otherwise result in the unnecessary leaving of space in the SVC stack
  229. * for lazy saving of FPU registers. */
  230. __asm volatile (
  231. " ldr r0, =0xE000ED08 \n"/* Use the NVIC offset register to locate the stack. */
  232. " ldr r0, [r0] \n"
  233. " ldr r0, [r0] \n"
  234. " msr msp, r0 \n"/* Set the msp back to the start of the stack. */
  235. " mov r0, #0 \n"/* Clear the bit that indicates the FPU is in use, see comment above. */
  236. " msr control, r0 \n"
  237. " cpsie i \n"/* Globally enable interrupts. */
  238. " cpsie f \n"
  239. " dsb \n"
  240. " isb \n"
  241. " svc 0 \n"/* System call to start first task. */
  242. " nop \n"
  243. " .ltorg \n"
  244. );
  245. }
  246. /*-----------------------------------------------------------*/
  247. /*
  248. * See header file for description.
  249. */
  250. BaseType_t xPortStartScheduler( void )
  251. {
  252. /* configMAX_SYSCALL_INTERRUPT_PRIORITY must not be set to 0.
  253. * See https://www.FreeRTOS.org/RTOS-Cortex-M3-M4.html */
  254. configASSERT( configMAX_SYSCALL_INTERRUPT_PRIORITY );
  255. /* This port can be used on all revisions of the Cortex-M7 core other than
  256. * the r0p1 parts. r0p1 parts should use the port from the
  257. * /source/portable/GCC/ARM_CM7/r0p1 directory. */
  258. configASSERT( portCPUID != portCORTEX_M7_r0p1_ID );
  259. configASSERT( portCPUID != portCORTEX_M7_r0p0_ID );
  260. #if ( configASSERT_DEFINED == 1 )
  261. {
  262. volatile uint32_t ulOriginalPriority;
  263. volatile uint8_t * const pucFirstUserPriorityRegister = ( volatile uint8_t * const ) ( portNVIC_IP_REGISTERS_OFFSET_16 + portFIRST_USER_INTERRUPT_NUMBER );
  264. volatile uint8_t ucMaxPriorityValue;
  265. /* Determine the maximum priority from which ISR safe FreeRTOS API
  266. * functions can be called. ISR safe functions are those that end in
  267. * "FromISR". FreeRTOS maintains separate thread and ISR API functions to
  268. * ensure interrupt entry is as fast and simple as possible.
  269. *
  270. * Save the interrupt priority value that is about to be clobbered. */
  271. ulOriginalPriority = *pucFirstUserPriorityRegister;
  272. /* Determine the number of priority bits available. First write to all
  273. * possible bits. */
  274. *pucFirstUserPriorityRegister = portMAX_8_BIT_VALUE;
  275. /* Read the value back to see how many bits stuck. */
  276. ucMaxPriorityValue = *pucFirstUserPriorityRegister;
  277. /* Use the same mask on the maximum system call priority. */
  278. ucMaxSysCallPriority = configMAX_SYSCALL_INTERRUPT_PRIORITY & ucMaxPriorityValue;
  279. /* Calculate the maximum acceptable priority group value for the number
  280. * of bits read back. */
  281. ulMaxPRIGROUPValue = portMAX_PRIGROUP_BITS;
  282. while( ( ucMaxPriorityValue & portTOP_BIT_OF_BYTE ) == portTOP_BIT_OF_BYTE )
  283. {
  284. ulMaxPRIGROUPValue--;
  285. ucMaxPriorityValue <<= ( uint8_t ) 0x01;
  286. }
  287. #ifdef __NVIC_PRIO_BITS
  288. {
  289. /* Check the CMSIS configuration that defines the number of
  290. * priority bits matches the number of priority bits actually queried
  291. * from the hardware. */
  292. configASSERT( ( portMAX_PRIGROUP_BITS - ulMaxPRIGROUPValue ) == __NVIC_PRIO_BITS );
  293. }
  294. #endif
  295. #ifdef configPRIO_BITS
  296. {
  297. /* Check the FreeRTOS configuration that defines the number of
  298. * priority bits matches the number of priority bits actually queried
  299. * from the hardware. */
  300. configASSERT( ( portMAX_PRIGROUP_BITS - ulMaxPRIGROUPValue ) == configPRIO_BITS );
  301. }
  302. #endif
  303. /* Shift the priority group value back to its position within the AIRCR
  304. * register. */
  305. ulMaxPRIGROUPValue <<= portPRIGROUP_SHIFT;
  306. ulMaxPRIGROUPValue &= portPRIORITY_GROUP_MASK;
  307. /* Restore the clobbered interrupt priority register to its original
  308. * value. */
  309. *pucFirstUserPriorityRegister = ulOriginalPriority;
  310. }
  311. #endif /* conifgASSERT_DEFINED */
  312. /* Make PendSV and SysTick the lowest priority interrupts. */
  313. portNVIC_SHPR3_REG |= portNVIC_PENDSV_PRI;
  314. portNVIC_SHPR3_REG |= portNVIC_SYSTICK_PRI;
  315. /* Start the timer that generates the tick ISR. Interrupts are disabled
  316. * here already. */
  317. vPortSetupTimerInterrupt();
  318. /* Initialise the critical nesting count ready for the first task. */
  319. uxCriticalNesting = 0;
  320. /* Ensure the VFP is enabled - it should be anyway. */
  321. vPortEnableVFP();
  322. /* Lazy save always. */
  323. *( portFPCCR ) |= portASPEN_AND_LSPEN_BITS;
  324. /* Start the first task. */
  325. prvPortStartFirstTask();
  326. /* Should never get here as the tasks will now be executing! Call the task
  327. * exit error function to prevent compiler warnings about a static function
  328. * not being called in the case that the application writer overrides this
  329. * functionality by defining configTASK_RETURN_ADDRESS. Call
  330. * vTaskSwitchContext() so link time optimisation does not remove the
  331. * symbol. */
  332. vTaskSwitchContext();
  333. prvTaskExitError();
  334. /* Should not get here! */
  335. return 0;
  336. }
  337. /*-----------------------------------------------------------*/
  338. void vPortEndScheduler( void )
  339. {
  340. /* Not implemented in ports where there is nothing to return to.
  341. * Artificially force an assert. */
  342. configASSERT( uxCriticalNesting == 1000UL );
  343. }
  344. /*-----------------------------------------------------------*/
  345. void vPortEnterCritical( void )
  346. {
  347. portDISABLE_INTERRUPTS();
  348. uxCriticalNesting++;
  349. /* This is not the interrupt safe version of the enter critical function so
  350. * assert() if it is being called from an interrupt context. Only API
  351. * functions that end in "FromISR" can be used in an interrupt. Only assert if
  352. * the critical nesting count is 1 to protect against recursive calls if the
  353. * assert function also uses a critical section. */
  354. if( uxCriticalNesting == 1 )
  355. {
  356. configASSERT( ( portNVIC_INT_CTRL_REG & portVECTACTIVE_MASK ) == 0 );
  357. }
  358. }
  359. /*-----------------------------------------------------------*/
  360. void vPortExitCritical( void )
  361. {
  362. configASSERT( uxCriticalNesting );
  363. uxCriticalNesting--;
  364. if( uxCriticalNesting == 0 )
  365. {
  366. portENABLE_INTERRUPTS();
  367. }
  368. }
  369. /*-----------------------------------------------------------*/
  370. void xPortPendSVHandler( void )
  371. {
  372. /* This is a naked function. */
  373. __asm volatile
  374. (
  375. " mrs r0, psp \n"
  376. " isb \n"
  377. " \n"
  378. " ldr r3, pxCurrentTCBConst \n"/* Get the location of the current TCB. */
  379. " ldr r2, [r3] \n"
  380. " \n"
  381. " tst r14, #0x10 \n"/* Is the task using the FPU context? If so, push high vfp registers. */
  382. " it eq \n"
  383. " vstmdbeq r0!, {s16-s31} \n"
  384. " \n"
  385. " stmdb r0!, {r4-r11, r14} \n"/* Save the core registers. */
  386. " str r0, [r2] \n"/* Save the new top of stack into the first member of the TCB. */
  387. " \n"
  388. " stmdb sp!, {r0, r3} \n"
  389. " mov r0, %0 \n"
  390. " msr basepri, r0 \n"
  391. " dsb \n"
  392. " isb \n"
  393. " bl vTaskSwitchContext \n"
  394. " mov r0, #0 \n"
  395. " msr basepri, r0 \n"
  396. " ldmia sp!, {r0, r3} \n"
  397. " \n"
  398. " ldr r1, [r3] \n"/* The first item in pxCurrentTCB is the task top of stack. */
  399. " ldr r0, [r1] \n"
  400. " \n"
  401. " ldmia r0!, {r4-r11, r14} \n"/* Pop the core registers. */
  402. " \n"
  403. " tst r14, #0x10 \n"/* Is the task using the FPU context? If so, pop the high vfp registers too. */
  404. " it eq \n"
  405. " vldmiaeq r0!, {s16-s31} \n"
  406. " \n"
  407. " msr psp, r0 \n"
  408. " isb \n"
  409. " \n"
  410. #ifdef WORKAROUND_PMU_CM001 /* XMC4000 specific errata workaround. */
  411. #if WORKAROUND_PMU_CM001 == 1
  412. " push { r14 } \n"
  413. " pop { pc } \n"
  414. #endif
  415. #endif
  416. " \n"
  417. " bx r14 \n"
  418. " \n"
  419. " .align 4 \n"
  420. "pxCurrentTCBConst: .word pxCurrentTCB \n"
  421. ::"i" ( configMAX_SYSCALL_INTERRUPT_PRIORITY )
  422. );
  423. }
  424. /*-----------------------------------------------------------*/
  425. void xPortSysTickHandler( void )
  426. {
  427. /* The SysTick runs at the lowest interrupt priority, so when this interrupt
  428. * executes all interrupts must be unmasked. There is therefore no need to
  429. * save and then restore the interrupt mask value as its value is already
  430. * known. */
  431. portDISABLE_INTERRUPTS();
  432. {
  433. /* Increment the RTOS tick. */
  434. if( xTaskIncrementTick() != pdFALSE )
  435. {
  436. /* A context switch is required. Context switching is performed in
  437. * the PendSV interrupt. Pend the PendSV interrupt. */
  438. portNVIC_INT_CTRL_REG = portNVIC_PENDSVSET_BIT;
  439. }
  440. }
  441. portENABLE_INTERRUPTS();
  442. }
  443. /*-----------------------------------------------------------*/
  444. #if ( configUSE_TICKLESS_IDLE == 1 )
  445. __attribute__( ( weak ) ) void vPortSuppressTicksAndSleep( TickType_t xExpectedIdleTime )
  446. {
  447. uint32_t ulReloadValue, ulCompleteTickPeriods, ulCompletedSysTickDecrements;
  448. TickType_t xModifiableIdleTime;
  449. /* Make sure the SysTick reload value does not overflow the counter. */
  450. if( xExpectedIdleTime > xMaximumPossibleSuppressedTicks )
  451. {
  452. xExpectedIdleTime = xMaximumPossibleSuppressedTicks;
  453. }
  454. /* Stop the SysTick momentarily. The time the SysTick is stopped for
  455. * is accounted for as best it can be, but using the tickless mode will
  456. * inevitably result in some tiny drift of the time maintained by the
  457. * kernel with respect to calendar time. */
  458. portNVIC_SYSTICK_CTRL_REG &= ~portNVIC_SYSTICK_ENABLE_BIT;
  459. /* Calculate the reload value required to wait xExpectedIdleTime
  460. * tick periods. -1 is used because this code will execute part way
  461. * through one of the tick periods. */
  462. ulReloadValue = portNVIC_SYSTICK_CURRENT_VALUE_REG + ( ulTimerCountsForOneTick * ( xExpectedIdleTime - 1UL ) );
  463. if( ulReloadValue > ulStoppedTimerCompensation )
  464. {
  465. ulReloadValue -= ulStoppedTimerCompensation;
  466. }
  467. /* Enter a critical section but don't use the taskENTER_CRITICAL()
  468. * method as that will mask interrupts that should exit sleep mode. */
  469. __asm volatile ( "cpsid i" ::: "memory" );
  470. __asm volatile ( "dsb" );
  471. __asm volatile ( "isb" );
  472. /* If a context switch is pending or a task is waiting for the scheduler
  473. * to be unsuspended then abandon the low power entry. */
  474. if( eTaskConfirmSleepModeStatus() == eAbortSleep )
  475. {
  476. /* Restart from whatever is left in the count register to complete
  477. * this tick period. */
  478. portNVIC_SYSTICK_LOAD_REG = portNVIC_SYSTICK_CURRENT_VALUE_REG;
  479. /* Restart SysTick. */
  480. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  481. /* Reset the reload register to the value required for normal tick
  482. * periods. */
  483. portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
  484. /* Re-enable interrupts - see comments above the cpsid instruction()
  485. * above. */
  486. __asm volatile ( "cpsie i" ::: "memory" );
  487. }
  488. else
  489. {
  490. /* Set the new reload value. */
  491. portNVIC_SYSTICK_LOAD_REG = ulReloadValue;
  492. /* Clear the SysTick count flag and set the count value back to
  493. * zero. */
  494. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  495. /* Restart SysTick. */
  496. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  497. /* Sleep until something happens. configPRE_SLEEP_PROCESSING() can
  498. * set its parameter to 0 to indicate that its implementation contains
  499. * its own wait for interrupt or wait for event instruction, and so wfi
  500. * should not be executed again. However, the original expected idle
  501. * time variable must remain unmodified, so a copy is taken. */
  502. xModifiableIdleTime = xExpectedIdleTime;
  503. configPRE_SLEEP_PROCESSING( xModifiableIdleTime );
  504. if( xModifiableIdleTime > 0 )
  505. {
  506. __asm volatile ( "dsb" ::: "memory" );
  507. __asm volatile ( "wfi" );
  508. __asm volatile ( "isb" );
  509. }
  510. configPOST_SLEEP_PROCESSING( xExpectedIdleTime );
  511. /* Re-enable interrupts to allow the interrupt that brought the MCU
  512. * out of sleep mode to execute immediately. see comments above
  513. * __disable_interrupt() call above. */
  514. __asm volatile ( "cpsie i" ::: "memory" );
  515. __asm volatile ( "dsb" );
  516. __asm volatile ( "isb" );
  517. /* Disable interrupts again because the clock is about to be stopped
  518. * and interrupts that execute while the clock is stopped will increase
  519. * any slippage between the time maintained by the RTOS and calendar
  520. * time. */
  521. __asm volatile ( "cpsid i" ::: "memory" );
  522. __asm volatile ( "dsb" );
  523. __asm volatile ( "isb" );
  524. /* Disable the SysTick clock without reading the
  525. * portNVIC_SYSTICK_CTRL_REG register to ensure the
  526. * portNVIC_SYSTICK_COUNT_FLAG_BIT is not cleared if it is set. Again,
  527. * the time the SysTick is stopped for is accounted for as best it can
  528. * be, but using the tickless mode will inevitably result in some tiny
  529. * drift of the time maintained by the kernel with respect to calendar
  530. * time*/
  531. portNVIC_SYSTICK_CTRL_REG = ( portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT );
  532. /* Determine if the SysTick clock has already counted to zero and
  533. * been set back to the current reload value (the reload back being
  534. * correct for the entire expected idle time) or if the SysTick is yet
  535. * to count to zero (in which case an interrupt other than the SysTick
  536. * must have brought the system out of sleep mode). */
  537. if( ( portNVIC_SYSTICK_CTRL_REG & portNVIC_SYSTICK_COUNT_FLAG_BIT ) != 0 )
  538. {
  539. uint32_t ulCalculatedLoadValue;
  540. /* The tick interrupt is already pending, and the SysTick count
  541. * reloaded with ulReloadValue. Reset the
  542. * portNVIC_SYSTICK_LOAD_REG with whatever remains of this tick
  543. * period. */
  544. ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL ) - ( ulReloadValue - portNVIC_SYSTICK_CURRENT_VALUE_REG );
  545. /* Don't allow a tiny value, or values that have somehow
  546. * underflowed because the post sleep hook did something
  547. * that took too long. */
  548. if( ( ulCalculatedLoadValue < ulStoppedTimerCompensation ) || ( ulCalculatedLoadValue > ulTimerCountsForOneTick ) )
  549. {
  550. ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL );
  551. }
  552. portNVIC_SYSTICK_LOAD_REG = ulCalculatedLoadValue;
  553. /* As the pending tick will be processed as soon as this
  554. * function exits, the tick value maintained by the tick is stepped
  555. * forward by one less than the time spent waiting. */
  556. ulCompleteTickPeriods = xExpectedIdleTime - 1UL;
  557. }
  558. else
  559. {
  560. /* Something other than the tick interrupt ended the sleep.
  561. * Work out how long the sleep lasted rounded to complete tick
  562. * periods (not the ulReload value which accounted for part
  563. * ticks). */
  564. ulCompletedSysTickDecrements = ( xExpectedIdleTime * ulTimerCountsForOneTick ) - portNVIC_SYSTICK_CURRENT_VALUE_REG;
  565. /* How many complete tick periods passed while the processor
  566. * was waiting? */
  567. ulCompleteTickPeriods = ulCompletedSysTickDecrements / ulTimerCountsForOneTick;
  568. /* The reload value is set to whatever fraction of a single tick
  569. * period remains. */
  570. portNVIC_SYSTICK_LOAD_REG = ( ( ulCompleteTickPeriods + 1UL ) * ulTimerCountsForOneTick ) - ulCompletedSysTickDecrements;
  571. }
  572. /* Restart SysTick so it runs from portNVIC_SYSTICK_LOAD_REG
  573. * again, then set portNVIC_SYSTICK_LOAD_REG back to its standard
  574. * value. */
  575. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  576. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  577. vTaskStepTick( ulCompleteTickPeriods );
  578. portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
  579. /* Exit with interrupts enabled. */
  580. __asm volatile ( "cpsie i" ::: "memory" );
  581. }
  582. }
  583. #endif /* #if configUSE_TICKLESS_IDLE */
  584. /*-----------------------------------------------------------*/
  585. /*
  586. * Setup the systick timer to generate the tick interrupts at the required
  587. * frequency.
  588. */
  589. __attribute__( ( weak ) ) void vPortSetupTimerInterrupt( void )
  590. {
  591. /* Calculate the constants required to configure the tick interrupt. */
  592. #if ( configUSE_TICKLESS_IDLE == 1 )
  593. {
  594. ulTimerCountsForOneTick = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ );
  595. xMaximumPossibleSuppressedTicks = portMAX_24_BIT_NUMBER / ulTimerCountsForOneTick;
  596. ulStoppedTimerCompensation = portMISSED_COUNTS_FACTOR / ( configCPU_CLOCK_HZ / configSYSTICK_CLOCK_HZ );
  597. }
  598. #endif /* configUSE_TICKLESS_IDLE */
  599. /* Stop and clear the SysTick. */
  600. portNVIC_SYSTICK_CTRL_REG = 0UL;
  601. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  602. /* Configure SysTick to interrupt at the requested rate. */
  603. portNVIC_SYSTICK_LOAD_REG = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ ) - 1UL;
  604. portNVIC_SYSTICK_CTRL_REG = ( portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT | portNVIC_SYSTICK_ENABLE_BIT );
  605. }
  606. /*-----------------------------------------------------------*/
  607. /* This is a naked function. */
  608. static void vPortEnableVFP( void )
  609. {
  610. __asm volatile
  611. (
  612. " ldr.w r0, =0xE000ED88 \n"/* The FPU enable bits are in the CPACR. */
  613. " ldr r1, [r0] \n"
  614. " \n"
  615. " orr r1, r1, #( 0xf << 20 ) \n"/* Enable CP10 and CP11 coprocessors, then save back. */
  616. " str r1, [r0] \n"
  617. " bx r14 \n"
  618. " .ltorg \n"
  619. );
  620. }
  621. /*-----------------------------------------------------------*/
  622. #if ( configASSERT_DEFINED == 1 )
  623. void vPortValidateInterruptPriority( void )
  624. {
  625. uint32_t ulCurrentInterrupt;
  626. uint8_t ucCurrentPriority;
  627. /* Obtain the number of the currently executing interrupt. */
  628. __asm volatile ( "mrs %0, ipsr" : "=r" ( ulCurrentInterrupt )::"memory" );
  629. /* Is the interrupt number a user defined interrupt? */
  630. if( ulCurrentInterrupt >= portFIRST_USER_INTERRUPT_NUMBER )
  631. {
  632. /* Look up the interrupt's priority. */
  633. ucCurrentPriority = pcInterruptPriorityRegisters[ ulCurrentInterrupt ];
  634. /* The following assertion will fail if a service routine (ISR) for
  635. * an interrupt that has been assigned a priority above
  636. * configMAX_SYSCALL_INTERRUPT_PRIORITY calls an ISR safe FreeRTOS API
  637. * function. ISR safe FreeRTOS API functions must *only* be called
  638. * from interrupts that have been assigned a priority at or below
  639. * configMAX_SYSCALL_INTERRUPT_PRIORITY.
  640. *
  641. * Numerically low interrupt priority numbers represent logically high
  642. * interrupt priorities, therefore the priority of the interrupt must
  643. * be set to a value equal to or numerically *higher* than
  644. * configMAX_SYSCALL_INTERRUPT_PRIORITY.
  645. *
  646. * Interrupts that use the FreeRTOS API must not be left at their
  647. * default priority of zero as that is the highest possible priority,
  648. * which is guaranteed to be above configMAX_SYSCALL_INTERRUPT_PRIORITY,
  649. * and therefore also guaranteed to be invalid.
  650. *
  651. * FreeRTOS maintains separate thread and ISR API functions to ensure
  652. * interrupt entry is as fast and simple as possible.
  653. *
  654. * The following links provide detailed information:
  655. * https://www.FreeRTOS.org/RTOS-Cortex-M3-M4.html
  656. * https://www.FreeRTOS.org/FAQHelp.html */
  657. configASSERT( ucCurrentPriority >= ucMaxSysCallPriority );
  658. }
  659. /* Priority grouping: The interrupt controller (NVIC) allows the bits
  660. * that define each interrupt's priority to be split between bits that
  661. * define the interrupt's pre-emption priority bits and bits that define
  662. * the interrupt's sub-priority. For simplicity all bits must be defined
  663. * to be pre-emption priority bits. The following assertion will fail if
  664. * this is not the case (if some bits represent a sub-priority).
  665. *
  666. * If the application only uses CMSIS libraries for interrupt
  667. * configuration then the correct setting can be achieved on all Cortex-M
  668. * devices by calling NVIC_SetPriorityGrouping( 0 ); before starting the
  669. * scheduler. Note however that some vendor specific peripheral libraries
  670. * assume a non-zero priority group setting, in which cases using a value
  671. * of zero will result in unpredictable behaviour. */
  672. configASSERT( ( portAIRCR_REG & portPRIORITY_GROUP_MASK ) <= ulMaxPRIGROUPValue );
  673. }
  674. #endif /* configASSERT_DEFINED */