core_spi.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203
  1. /*
  2. * Copyright (c) 2022 OpenLuat & AirM2M
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a copy of
  5. * this software and associated documentation files (the "Software"), to deal in
  6. * the Software without restriction, including without limitation the rights to
  7. * use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
  8. * the Software, and to permit persons to whom the Software is furnished to do so,
  9. * subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in all
  12. * copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
  16. * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
  17. * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
  18. * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  19. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. */
  21. #include "user.h"
  22. #define HSPIM_CR0_CLEAR_MASK ((uint32_t)~0xFFEEFFFF)
  23. #define HSPIM_CR0_MODE_SELECT_CLEAR_MASK ((uint32_t)~0x1C00)
  24. #define HSPIM_CR1_CLEAR_MASK ((uint32_t)~0xFFFFF)
  25. #define HSPIM_FCR_CLEAR_MASK ((uint32_t)~0x3F3F3F00)
  26. #define HSPIM_DCR_RECEIVE_LEVEL_CLEAR_MASK ((uint32_t)~0x3F80)
  27. #define HSPIM_DCR_TRANSMIT_LEVEL_CLEAR_MASK ((uint32_t)~0x7F)
  28. #define HSPIM_CR0_PARAM_ENABLE_POS (0x18)
  29. #define HSPIM_CR0_PARAM_DMA_RECEIVE_ENABLE_POS (0x14)
  30. #define HSPIM_CR0_PARAM_DMA_TRANSMIT_ENABLE_POS (0x10)
  31. #define HSPIM_CR0_PARAM_INTERRPUT_RX_POS (0x0F)
  32. #define HSPIM_CR0_PARAM_INTERRPUT_TX_POS (0x0E)
  33. #define HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS (0x0D)
  34. #define HSPIM_CR0_PARAM_MODEL_SELECT_POS (0x0A)
  35. #define HSPIM_CR0_PARAM_FIRST_BIT_POS (0x09)
  36. #define HSPIM_CR0_PARAM_CPOL_POS (0x08)
  37. #define HSPIM_CR0_PARAM_CPHA_POS (0x07)
  38. #define HSPIM_CR0_PARAM_DIVIDE_ENABLE_POS (0x02)
  39. #define HSPIM_CR0_PARAM_TRANSMIT_ENABLE_POS (0x01)
  40. #define HSPIM_CR0_PARAM_BUSY_POS (0x00)
  41. #define HSPIM_CR1_PARAM_BAUDRATE_POS (0x0A)
  42. #define HSPIM_CR1_PARAM_RECEIVE_DATA_LENGTH_POS (0x00)
  43. #define HSPIM_DCR_PARAM_DMA_RECEIVE_LEVEL_POS (0x07)
  44. #define HSPIM_DCR_PARAM_DMA_TRANSMIT_LEVEL_POS (0x00)
  45. #define HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS (0x08)
  46. #define HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS (0x10)
  47. #define HSPIM_SR_PUSH_FULL_TX (1 << 4)
  48. #define HSPIM_SR_POP_EMPTY_RX (1 << 10)
  49. #define HSPIM_FIFO_TX_NUM (63)
  50. #define HSPIM_FIFO_RX_NUM (63)
  51. #define HSPIM_FIFO_LEVEL (48)
  52. #define SPIM_FIFO_TX_NUM (16)
  53. #define SPIM_FIFO_RX_NUM (16)
  54. #define SPIM_FIFO_RX_LEVEL (7)
  55. #define SPIM_FIFO_TX_LEVEL (8)
  56. typedef struct
  57. {
  58. const volatile void *RegBase;
  59. const int32_t IrqLine;
  60. const uint16_t DMATxChannel;
  61. const uint16_t DMARxChannel;
  62. CBFuncEx_t Callback;
  63. void *pParam;
  64. volatile HANDLE Sem;
  65. Buffer_Struct TxBuf;
  66. Buffer_Struct RxBuf;
  67. uint32_t Speed;
  68. uint32_t TargetSpeed;
  69. uint8_t DMATxStream;
  70. uint8_t DMARxStream;
  71. uint8_t Is16Bit;
  72. uint8_t IsOnlyTx;
  73. uint8_t IsBusy;
  74. uint8_t IsBlockMode;
  75. uint8_t SpiMode;
  76. uint8_t timeout;
  77. }SPI_ResourceStruct;
  78. static SPI_ResourceStruct prvSPI[SPI_MAX] = {
  79. {
  80. HSPIM,
  81. SPI5_IRQn,
  82. SYSCTRL_PHER_CTRL_DMA_CHx_IF_HSPI_TX,
  83. SYSCTRL_PHER_CTRL_DMA_CHx_IF_HSPI_RX,
  84. },
  85. {
  86. SPIM0,
  87. SPI0_IRQn,
  88. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI0_TX,
  89. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI0_RX,
  90. },
  91. {
  92. SPIM1,
  93. SPI1_IRQn,
  94. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI1_TX,
  95. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI1_RX,
  96. },
  97. {
  98. SPIM2,
  99. SPI2_IRQn,
  100. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI2_TX,
  101. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI2_RX,
  102. },
  103. {
  104. SPIS0,
  105. SPI0_IRQn,
  106. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI0_TX,
  107. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI0_RX,
  108. },
  109. };
  110. static void HSPI_IrqHandle(int32_t IrqLine, void *pData)
  111. {
  112. uint32_t SpiID = HSPI_ID0;
  113. uint32_t RxLevel, i, TxLen;
  114. HSPIM_TypeDef *SPI = HSPIM;
  115. volatile uint32_t DummyData;
  116. if (!prvSPI[SpiID].IsBusy)
  117. {
  118. ISR_Clear(prvSPI[SpiID].IrqLine);
  119. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  120. return;
  121. }
  122. if (prvSPI[SpiID].RxBuf.Data)
  123. {
  124. while (prvSPI[SpiID].RxBuf.Pos < prvSPI[SpiID].RxBuf.MaxLen)
  125. {
  126. if (SPI->SR & HSPIM_SR_POP_EMPTY_RX)
  127. {
  128. break;
  129. }
  130. else
  131. {
  132. prvSPI[SpiID].RxBuf.Data[prvSPI[SpiID].RxBuf.Pos] = SPI->RDR;
  133. prvSPI[SpiID].RxBuf.Pos++;
  134. }
  135. }
  136. }
  137. else
  138. {
  139. while (prvSPI[SpiID].RxBuf.Pos < prvSPI[SpiID].RxBuf.MaxLen)
  140. {
  141. if (SPI->SR & HSPIM_SR_POP_EMPTY_RX)
  142. {
  143. break;
  144. }
  145. else
  146. {
  147. DummyData = SPI->RDR;
  148. prvSPI[SpiID].RxBuf.Pos++;
  149. }
  150. }
  151. }
  152. if (prvSPI[SpiID].RxBuf.Pos >= prvSPI[SpiID].RxBuf.MaxLen)
  153. {
  154. SPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  155. prvSPI[SpiID].IsBusy = 0;
  156. ISR_Clear(prvSPI[SpiID].IrqLine);
  157. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  158. if ((prvSPI[SpiID].TxBuf.Pos != prvSPI[SpiID].RxBuf.Pos) || (prvSPI[SpiID].RxBuf.Pos != prvSPI[SpiID].RxBuf.MaxLen))
  159. {
  160. DBG("%u, %u", prvSPI[SpiID].TxBuf.Pos, prvSPI[SpiID].RxBuf.Pos);
  161. }
  162. #ifdef __BUILD_OS__
  163. if (prvSPI[SpiID].IsBlockMode)
  164. {
  165. prvSPI[SpiID].IsBlockMode = 0;
  166. OS_MutexRelease(prvSPI[SpiID].Sem);
  167. }
  168. #endif
  169. PM_SetHardwareRunFlag(PM_HW_HSPI, 0);
  170. prvSPI[SpiID].Callback((void *)SpiID, prvSPI[SpiID].pParam);
  171. return;
  172. }
  173. if (prvSPI[SpiID].TxBuf.Pos < prvSPI[SpiID].TxBuf.MaxLen)
  174. {
  175. i = 0;
  176. TxLen = (HSPIM_FIFO_TX_NUM - (SPI->FSR & 0x0000003f));
  177. if (TxLen > (prvSPI[SpiID].TxBuf.MaxLen -prvSPI[SpiID].TxBuf.Pos))
  178. {
  179. TxLen = prvSPI[SpiID].TxBuf.MaxLen - prvSPI[SpiID].TxBuf.Pos;
  180. }
  181. while((i < TxLen))
  182. {
  183. SPI->WDR = prvSPI[SpiID].TxBuf.Data[prvSPI[SpiID].TxBuf.Pos + i];
  184. i++;
  185. }
  186. prvSPI[SpiID].TxBuf.Pos += TxLen;
  187. if (prvSPI[SpiID].TxBuf.Pos >= prvSPI[SpiID].TxBuf.MaxLen)
  188. {
  189. SPI->FCR = (63 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(0 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(63);
  190. SPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  191. SPI->CR0 |= (5 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  192. }
  193. }
  194. else
  195. {
  196. SPI->FCR = (63 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(0 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(63);
  197. SPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  198. SPI->CR0 |= (5 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  199. }
  200. }
  201. static int32_t SPI_DMADoneCB(void *pData, void *pParam)
  202. {
  203. uint32_t SpiID = (uint32_t)pData;
  204. uint32_t RxLevel;
  205. if (prvSPI[SpiID].RxBuf.MaxLen > prvSPI[SpiID].RxBuf.Pos)
  206. {
  207. RxLevel = ((prvSPI[SpiID].RxBuf.MaxLen - prvSPI[SpiID].RxBuf.Pos) > 4080)?4000:(prvSPI[SpiID].RxBuf.MaxLen - prvSPI[SpiID].RxBuf.Pos);
  208. DMA_ClearStreamFlag(prvSPI[SpiID].DMATxStream);
  209. DMA_ClearStreamFlag(prvSPI[SpiID].DMARxStream);
  210. if (prvSPI[SpiID].IsOnlyTx)
  211. {
  212. DMA_ForceStartStream(prvSPI[SpiID].DMATxStream, &prvSPI[SpiID].TxBuf.Data[prvSPI[SpiID].TxBuf.Pos], RxLevel, SPI_DMADoneCB, (void *)SpiID, 1);
  213. // DMA_ForceStartStream(prvSPI[SpiID].DMARxStream, &prvSPI[SpiID].RxBuf.Data[prvSPI[SpiID].RxBuf.Pos], RxLevel, NULL, NULL, 0);
  214. }
  215. else
  216. {
  217. DMA_ForceStartStream(prvSPI[SpiID].DMATxStream, &prvSPI[SpiID].TxBuf.Data[prvSPI[SpiID].TxBuf.Pos], RxLevel, NULL, NULL, 0);
  218. DMA_ForceStartStream(prvSPI[SpiID].DMARxStream, &prvSPI[SpiID].RxBuf.Data[prvSPI[SpiID].RxBuf.Pos], RxLevel, SPI_DMADoneCB, (void *)SpiID, 1);
  219. }
  220. prvSPI[SpiID].RxBuf.Pos += RxLevel;
  221. prvSPI[SpiID].TxBuf.Pos += RxLevel;
  222. }
  223. else
  224. {
  225. prvSPI[SpiID].IsBusy = 0;
  226. if ((prvSPI[SpiID].TxBuf.Pos != prvSPI[SpiID].RxBuf.Pos) || (prvSPI[SpiID].RxBuf.Pos != prvSPI[SpiID].RxBuf.MaxLen))
  227. {
  228. DBG("%u, %u", prvSPI[SpiID].TxBuf.Pos, prvSPI[SpiID].RxBuf.Pos);
  229. }
  230. #ifdef __BUILD_OS__
  231. if (prvSPI[SpiID].IsBlockMode)
  232. {
  233. prvSPI[SpiID].IsBlockMode = 0;
  234. OS_MutexRelease(prvSPI[SpiID].Sem);
  235. }
  236. #endif
  237. if (SpiID)
  238. {
  239. PM_SetHardwareRunFlag(PM_HW_HSPI, 0);
  240. }
  241. else
  242. {
  243. PM_SetHardwareRunFlag(PM_HW_SPI_0 + SpiID - 1, 0);
  244. }
  245. prvSPI[SpiID].Callback((void *)SpiID, prvSPI[SpiID].pParam);
  246. }
  247. }
  248. static void SPI_IrqHandle(int32_t IrqLine, void *pData)
  249. {
  250. uint32_t SpiID = (uint32_t)pData;
  251. volatile uint32_t DummyData;
  252. uint32_t RxLevel, SR, i, TxLen;
  253. SPI_TypeDef *SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  254. if (!prvSPI[SpiID].IsBusy)
  255. {
  256. SR = SPI->ICR;
  257. SPI->IMR = 0;
  258. SPI->SER = 0;
  259. ISR_Clear(prvSPI[SpiID].IrqLine);
  260. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  261. return;
  262. }
  263. TxLen = SPIM_FIFO_TX_NUM - SPI->TXFLR;
  264. SR = SPI->ICR;
  265. if (prvSPI[SpiID].RxBuf.Data)
  266. {
  267. while(SPI->RXFLR)
  268. {
  269. prvSPI[SpiID].RxBuf.Data[prvSPI[SpiID].RxBuf.Pos] = SPI->DR;
  270. prvSPI[SpiID].RxBuf.Pos++;
  271. }
  272. }
  273. else
  274. {
  275. while(SPI->RXFLR)
  276. {
  277. DummyData = SPI->DR;
  278. prvSPI[SpiID].RxBuf.Pos++;
  279. }
  280. }
  281. if (prvSPI[SpiID].RxBuf.Pos >= prvSPI[SpiID].RxBuf.MaxLen)
  282. {
  283. SR = SPI->ICR;
  284. SPI->IMR = 0;
  285. SPI->SER = 0;
  286. prvSPI[SpiID].IsBusy = 0;
  287. ISR_Clear(prvSPI[SpiID].IrqLine);
  288. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  289. if (prvSPI[SpiID].TxBuf.Pos != prvSPI[SpiID].RxBuf.Pos)
  290. {
  291. DBG("%u, %u", prvSPI[SpiID].TxBuf.Pos, prvSPI[SpiID].RxBuf.Pos);
  292. }
  293. #ifdef __BUILD_OS__
  294. if (prvSPI[SpiID].IsBlockMode)
  295. {
  296. prvSPI[SpiID].IsBlockMode = 0;
  297. OS_MutexRelease(prvSPI[SpiID].Sem);
  298. }
  299. #endif
  300. PM_SetHardwareRunFlag(PM_HW_SPI_0 + SpiID - 1, 0);
  301. prvSPI[SpiID].Callback((void *)SpiID, prvSPI[SpiID].pParam);
  302. return;
  303. }
  304. if (prvSPI[SpiID].TxBuf.Pos < prvSPI[SpiID].TxBuf.MaxLen)
  305. {
  306. i = 0;
  307. if (TxLen > (prvSPI[SpiID].TxBuf.MaxLen -prvSPI[SpiID].TxBuf.Pos))
  308. {
  309. TxLen = prvSPI[SpiID].TxBuf.MaxLen - prvSPI[SpiID].TxBuf.Pos;
  310. }
  311. while((i < TxLen))
  312. {
  313. SPI->DR = prvSPI[SpiID].TxBuf.Data[prvSPI[SpiID].TxBuf.Pos + i];
  314. i++;
  315. }
  316. prvSPI[SpiID].TxBuf.Pos += i;
  317. }
  318. else
  319. {
  320. if ((prvSPI[SpiID].RxBuf.MaxLen - prvSPI[SpiID].RxBuf.Pos) >= SPIM_FIFO_RX_NUM)
  321. {
  322. SPI->RXFTLR = (SPIM_FIFO_RX_NUM - 1);
  323. }
  324. else
  325. {
  326. SPI->RXFTLR = prvSPI[SpiID].RxBuf.MaxLen - prvSPI[SpiID].RxBuf.Pos - 1;
  327. }
  328. SPI->IMR = SPI_IMR_RXOIM|SPI_IMR_RXFIM;
  329. }
  330. }
  331. static int32_t SPI_DummyCB(void *pData, void *pParam)
  332. {
  333. return 0;
  334. }
  335. static void HSPI_MasterInit(uint8_t SpiID, uint8_t Mode, uint32_t Speed)
  336. {
  337. HSPIM_TypeDef *SPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  338. uint32_t div = (SystemCoreClock / Speed) >> 1;
  339. uint32_t ctrl = (1 << 24) | (1 << 10) | (1 << 2) | (1 << 1);
  340. switch(Mode)
  341. {
  342. case SPI_MODE_0:
  343. break;
  344. case SPI_MODE_1:
  345. ctrl |= (1 << HSPIM_CR0_PARAM_CPHA_POS);
  346. break;
  347. case SPI_MODE_2:
  348. ctrl |= (1 << HSPIM_CR0_PARAM_CPOL_POS);
  349. break;
  350. case SPI_MODE_3:
  351. ctrl |= (1 << HSPIM_CR0_PARAM_CPOL_POS)|(1 << HSPIM_CR0_PARAM_CPHA_POS);
  352. break;
  353. }
  354. SPI->CR1 = (div << HSPIM_CR1_PARAM_BAUDRATE_POS);
  355. SPI->CR0 = ctrl;
  356. SPI->DCR = 30|(1 << 7);
  357. prvSPI[SpiID].Speed = (SystemCoreClock >> 1) / div;
  358. ISR_SetHandler(prvSPI[SpiID].IrqLine, HSPI_IrqHandle, (uint32_t)SpiID);
  359. #ifdef __BUILD_OS__
  360. ISR_SetPriority(prvSPI[SpiID].IrqLine, IRQ_MAX_PRIORITY + 1);
  361. #else
  362. ISR_SetPriority(prvSPI[SpiID].IrqLine, 3);
  363. #endif
  364. ISR_Clear(prvSPI[SpiID].IrqLine);
  365. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  366. }
  367. void SPI_MasterInit(uint8_t SpiID, uint8_t DataBit, uint8_t Mode, uint32_t Speed, CBFuncEx_t CB, void *pUserData)
  368. {
  369. SPI_TypeDef *SPI;
  370. uint32_t ctrl;
  371. uint32_t div;
  372. prvSPI[SpiID].SpiMode = Mode;
  373. prvSPI[SpiID].TargetSpeed = Speed;
  374. switch(SpiID)
  375. {
  376. case HSPI_ID0:
  377. HSPI_MasterInit(SpiID, Mode, Speed);
  378. break;
  379. case SPI_ID0:
  380. SYSCTRL->PHER_CTRL &= ~SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  381. case SPI_ID1:
  382. case SPI_ID2:
  383. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  384. SPI->SSIENR = 0;
  385. SPI->SER = 0;
  386. SPI->IMR = 0;
  387. SPI->DMACR = 0;
  388. ctrl = DataBit - 1;
  389. switch(Mode)
  390. {
  391. case SPI_MODE_0:
  392. break;
  393. case SPI_MODE_1:
  394. ctrl |= SPI_CTRLR0_SCPH;
  395. break;
  396. case SPI_MODE_2:
  397. ctrl |= SPI_CTRLR0_SCPOL;
  398. break;
  399. case SPI_MODE_3:
  400. ctrl |= SPI_CTRLR0_SCPOL|SPI_CTRLR0_SCPH;
  401. break;
  402. }
  403. div = (SystemCoreClock >> 2) / Speed;
  404. if (!div) div = 2;
  405. if (div % 2) div++;
  406. prvSPI[SpiID].Speed = (SystemCoreClock >> 2) / div;
  407. SPI->CTRLR0 = ctrl;
  408. SPI->BAUDR = div;
  409. SPI->TXFTLR = 0;
  410. SPI->RXFTLR = 0;
  411. SPI->DMATDLR = 7;
  412. SPI->DMARDLR = 0;
  413. ISR_SetHandler(prvSPI[SpiID].IrqLine, SPI_IrqHandle, (uint32_t)SpiID);
  414. #ifdef __BUILD_OS__
  415. ISR_SetPriority(prvSPI[SpiID].IrqLine, IRQ_LOWEST_PRIORITY - 2);
  416. #else
  417. ISR_SetPriority(prvSPI[SpiID].IrqLine, 5);
  418. #endif
  419. ISR_Clear(prvSPI[SpiID].IrqLine);
  420. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  421. SPI->SSIENR = 1;
  422. break;
  423. // case SPI_ID3:
  424. // SYSCTRL->PHER_CTRL |= SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  425. // break;
  426. default:
  427. return;
  428. }
  429. prvSPI[SpiID].DMATxStream = 0xff;
  430. prvSPI[SpiID].DMARxStream = 0xff;
  431. if (CB)
  432. {
  433. prvSPI[SpiID].Callback = CB;
  434. }
  435. else
  436. {
  437. prvSPI[SpiID].Callback = SPI_DummyCB;
  438. }
  439. prvSPI[SpiID].pParam = pUserData;
  440. #ifdef __BUILD_OS__
  441. if (!prvSPI[SpiID].Sem)
  442. {
  443. prvSPI[SpiID].Sem = OS_MutexCreate();
  444. }
  445. #endif
  446. }
  447. void SPI_SetTxOnlyFlag(uint8_t SpiID, uint8_t OnOff)
  448. {
  449. prvSPI[SpiID].IsOnlyTx = OnOff;
  450. }
  451. void SPI_SetCallbackFun(uint8_t SpiID, CBFuncEx_t CB, void *pUserData)
  452. {
  453. if (CB)
  454. {
  455. prvSPI[SpiID].Callback = CB;
  456. }
  457. else
  458. {
  459. prvSPI[SpiID].Callback = SPI_DummyCB;
  460. }
  461. prvSPI[SpiID].pParam = pUserData;
  462. }
  463. static void SPI_DMATransfer(uint8_t SpiID, uint8_t UseDMA)
  464. {
  465. uint32_t RxLevel;
  466. RxLevel = (prvSPI[SpiID].RxBuf.MaxLen > 4080)?4000:prvSPI[SpiID].RxBuf.MaxLen;
  467. prvSPI[SpiID].RxBuf.Pos += RxLevel;
  468. prvSPI[SpiID].TxBuf.Pos += RxLevel;
  469. DMA_StopStream(prvSPI[SpiID].DMATxStream);
  470. DMA_StopStream(prvSPI[SpiID].DMARxStream);
  471. if (prvSPI[SpiID].IsOnlyTx)
  472. {
  473. DMA_ForceStartStream(prvSPI[SpiID].DMATxStream, prvSPI[SpiID].TxBuf.Data, RxLevel, SPI_DMADoneCB, (void *)SpiID, 1);
  474. // DMA_ForceStartStream(prvSPI[SpiID].DMARxStream, prvSPI[SpiID].RxBuf.Data, RxLevel, NULL, NULL, 0);
  475. }
  476. else
  477. {
  478. DMA_ForceStartStream(prvSPI[SpiID].DMATxStream, prvSPI[SpiID].TxBuf.Data, RxLevel, NULL, NULL, 0);
  479. DMA_ForceStartStream(prvSPI[SpiID].DMARxStream, prvSPI[SpiID].RxBuf.Data, RxLevel, SPI_DMADoneCB, (void *)SpiID, 1);
  480. }
  481. }
  482. static int32_t HSPI_Transfer(uint8_t SpiID, uint8_t UseDMA)
  483. {
  484. HSPIM_TypeDef *SPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  485. uint32_t TxLen, i;
  486. PM_SetHardwareRunFlag(PM_HW_HSPI, 1);
  487. if (UseDMA)
  488. {
  489. SPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  490. SPI->CR0 |= (1 << HSPIM_CR0_PARAM_DMA_TRANSMIT_ENABLE_POS)|(1 << HSPIM_CR0_PARAM_DMA_RECEIVE_ENABLE_POS);
  491. SPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(0 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  492. SPI->FCR &= ~(3 << 6);
  493. SPI_DMATransfer(SpiID, UseDMA);
  494. }
  495. else
  496. {
  497. SPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  498. // SPI->CR0 &= ~(1 << 10);
  499. SPI->CR0 &= ~((1 << HSPIM_CR0_PARAM_DMA_TRANSMIT_ENABLE_POS)|(1 << HSPIM_CR0_PARAM_DMA_RECEIVE_ENABLE_POS));
  500. if (prvSPI[SpiID].TxBuf.MaxLen <= HSPIM_FIFO_TX_NUM)
  501. {
  502. TxLen = prvSPI[SpiID].TxBuf.MaxLen;
  503. SPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|((TxLen - 1) << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  504. SPI->CR0 |= (5 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  505. }
  506. else
  507. {
  508. TxLen = HSPIM_FIFO_TX_NUM;
  509. SPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(63 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  510. SPI->CR0 |= (3 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  511. }
  512. SPI->FCR &= ~(3 << 6);
  513. for(i = 0; i < TxLen; i++)
  514. {
  515. SPI->WDR = prvSPI[SpiID].TxBuf.Data[i];
  516. }
  517. prvSPI[SpiID].TxBuf.Pos += TxLen;
  518. // SPI->CR0 |= (1 << 10);
  519. ISR_Clear(prvSPI[SpiID].IrqLine);
  520. ISR_OnOff(prvSPI[SpiID].IrqLine, 1);
  521. return ERROR_NONE;
  522. }
  523. return ERROR_NONE;
  524. }
  525. int32_t SPI_Transfer(uint8_t SpiID, const uint8_t *TxData, uint8_t *RxData, uint32_t Len, uint8_t UseDMA)
  526. {
  527. uint32_t SR;
  528. SPI_TypeDef *SPI;
  529. if (prvSPI[SpiID].IsBusy)
  530. {
  531. return -ERROR_DEVICE_BUSY;
  532. }
  533. prvSPI[SpiID].IsBusy = 1;
  534. uint32_t RxLevel, i, TxLen;
  535. Buffer_StaticInit(&prvSPI[SpiID].TxBuf, TxData, Len);
  536. Buffer_StaticInit(&prvSPI[SpiID].RxBuf, RxData, Len);
  537. switch(SpiID)
  538. {
  539. case HSPI_ID0:
  540. ISR_Clear(prvSPI[SpiID].IrqLine);
  541. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  542. return HSPI_Transfer(SpiID, UseDMA);
  543. case SPI_ID0:
  544. SYSCTRL->PHER_CTRL &= ~SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  545. case SPI_ID1:
  546. case SPI_ID2:
  547. break;
  548. // case SPI_ID3:
  549. // SYSCTRL->PHER_CTRL |= SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  550. // break;
  551. default:
  552. return -ERROR_ID_INVALID;
  553. }
  554. PM_SetHardwareRunFlag(PM_HW_SPI_0 + SpiID - 1, 1);
  555. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  556. SPI->SER = 0;
  557. if (UseDMA)
  558. {
  559. SR = SPI->ICR;
  560. SPI->IMR = 0;
  561. SPI->DMACR = SPI_DMACR_RDMAE|SPI_DMACR_TDMAE;
  562. ISR_Clear(prvSPI[SpiID].IrqLine);
  563. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  564. SPI->SER = 1;
  565. SPI_DMATransfer(SpiID, 1);
  566. }
  567. else
  568. {
  569. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  570. if (prvSPI[SpiID].RxBuf.MaxLen <= SPIM_FIFO_RX_NUM)
  571. {
  572. SPI->RXFTLR = prvSPI[SpiID].RxBuf.MaxLen - 1;
  573. TxLen = prvSPI[SpiID].RxBuf.MaxLen;
  574. SPI->IMR = SPI_IMR_RXOIM|SPI_IMR_RXFIM;
  575. }
  576. else
  577. {
  578. SPI->IMR = SPI_IMR_TXEIM;
  579. SPI->RXFTLR = SPIM_FIFO_RX_LEVEL;
  580. SPI->TXFTLR = SPIM_FIFO_TX_LEVEL;
  581. TxLen = SPIM_FIFO_TX_NUM;
  582. }
  583. for(i = 0; i < TxLen; i++)
  584. {
  585. SPI->DR = prvSPI[SpiID].TxBuf.Data[i];
  586. }
  587. prvSPI[SpiID].TxBuf.Pos += TxLen;
  588. ISR_Clear(prvSPI[SpiID].IrqLine);
  589. ISR_OnOff(prvSPI[SpiID].IrqLine, 1);
  590. }
  591. SPI->SER = 1;
  592. return ERROR_NONE;
  593. }
  594. static int32_t prvSPI_BlockTransfer(uint8_t SpiID, const uint8_t *TxData, uint8_t *RxData, uint32_t Len)
  595. {
  596. volatile uint32_t DummyData;
  597. uint32_t TxLen, RxLen, i, To;
  598. HSPIM_TypeDef *HSPI;
  599. SPI_TypeDef *SPI;
  600. prvSPI[SpiID].IsBusy = 1;
  601. switch(SpiID)
  602. {
  603. case HSPI_ID0:
  604. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  605. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  606. HSPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(32 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  607. HSPI->FCR &= ~(3 << 6);
  608. HSPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  609. if (Len <= HSPIM_FIFO_TX_NUM)
  610. {
  611. TxLen = Len;
  612. }
  613. else
  614. {
  615. TxLen = HSPIM_FIFO_TX_NUM;
  616. }
  617. for(i = 0; i < TxLen; i++)
  618. {
  619. HSPI->WDR = TxData[i];
  620. }
  621. if (RxData)
  622. {
  623. for(RxLen = 0; RxLen < Len; RxLen++)
  624. {
  625. while (HSPI->SR & HSPIM_SR_POP_EMPTY_RX)
  626. {
  627. ;
  628. }
  629. RxData[RxLen] = HSPI->RDR;
  630. if (TxLen < Len)
  631. {
  632. HSPI->WDR = TxData[TxLen];
  633. TxLen++;
  634. }
  635. }
  636. }
  637. else
  638. {
  639. while(TxLen < Len)
  640. {
  641. while ((HSPI->FSR & 0x7f) > 16)
  642. {
  643. ;
  644. }
  645. HSPI->WDR = TxData[TxLen];
  646. TxLen++;
  647. }
  648. while ((HSPI->FSR & 0x7f))
  649. {
  650. ;
  651. }
  652. // for(RxLen = 0; RxLen < Len; RxLen++)
  653. // {
  654. // while (HSPI->SR & HSPIM_SR_POP_EMPTY_RX)
  655. // {
  656. // ;
  657. // }
  658. // DummyData = HSPI->RDR;
  659. // if (TxLen < Len)
  660. // {
  661. // HSPI->WDR = TxData[TxLen];
  662. // TxLen++;
  663. // }
  664. // }
  665. }
  666. break;
  667. case SPI_ID0:
  668. case SPI_ID1:
  669. case SPI_ID2:
  670. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  671. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  672. SPI->SER = 0;
  673. if (Len <= SPIM_FIFO_TX_NUM)
  674. {
  675. TxLen = Len;
  676. }
  677. else
  678. {
  679. TxLen = SPIM_FIFO_TX_NUM;
  680. }
  681. for(i = 0; i < TxLen; i++)
  682. {
  683. SPI->DR = TxData[i];
  684. }
  685. SPI->SER = 1;
  686. if (RxData)
  687. {
  688. for(RxLen = 0; RxLen < Len; RxLen++)
  689. {
  690. while (!SPI->RXFLR)
  691. {
  692. ;
  693. }
  694. RxData[RxLen] = SPI->DR;
  695. if (TxLen < Len)
  696. {
  697. SPI->DR = TxData[TxLen];
  698. TxLen++;
  699. }
  700. }
  701. }
  702. else
  703. {
  704. for(RxLen = 0; RxLen < Len; RxLen++)
  705. {
  706. while (!SPI->RXFLR)
  707. {
  708. ;
  709. }
  710. DummyData = SPI->DR;
  711. if (TxLen < Len)
  712. {
  713. SPI->DR = TxData[TxLen];
  714. TxLen++;
  715. }
  716. }
  717. }
  718. SPI->SER = 0;
  719. break;
  720. }
  721. prvSPI[SpiID].IsBusy = 0;
  722. prvSPI[SpiID].Callback((void *)SpiID, prvSPI[SpiID].pParam);
  723. return 0;
  724. }
  725. int32_t SPI_BlockTransfer(uint8_t SpiID, const uint8_t *TxData, uint8_t *RxData, uint32_t Len)
  726. {
  727. uint32_t times = 192000000;
  728. if (prvSPI[SpiID].Speed >= 48000000)
  729. {
  730. times = Len * 100000;
  731. }
  732. #ifdef __BUILD_OS__
  733. //if ( OS_CheckInIrq() || ((prvSPI[SpiID].Speed >> 3) >= (Len * 50000 * ((SpiID==HSPI_ID0)?2:1))))
  734. if ( OS_CheckInIrq() || ((prvSPI[SpiID].Speed >> 3) >= times))
  735. {
  736. prvSPI[SpiID].IsBlockMode = 0;
  737. #endif
  738. return prvSPI_BlockTransfer(SpiID, TxData, RxData, Len);
  739. #ifdef __BUILD_OS__
  740. }
  741. int32_t Result;
  742. uint8_t DMAMode;
  743. uint32_t Time = (Len * 1000) / (prvSPI[SpiID].Speed >> 3) + prvSPI[SpiID].timeout + 100;
  744. prvSPI[SpiID].IsBlockMode = 1;
  745. if ( (prvSPI[SpiID].DMARxStream == 0xff) || (prvSPI[SpiID].DMATxStream == 0xff) )
  746. {
  747. DMAMode = 0;
  748. }
  749. else
  750. {
  751. DMAMode = 1;
  752. }
  753. if (TxData)
  754. {
  755. Result = SPI_Transfer(SpiID, TxData, RxData, Len, DMAMode);
  756. }
  757. else
  758. {
  759. Result = SPI_Transfer(SpiID, RxData, RxData, Len, DMAMode);
  760. }
  761. if (Result)
  762. {
  763. prvSPI[SpiID].IsBlockMode = 0;
  764. DBG("!");
  765. return Result;
  766. }
  767. if (OS_MutexLockWtihTime(prvSPI[SpiID].Sem, Time))
  768. {
  769. DBG("spi id %d timeout",SpiID);
  770. SPI_TransferStop(SpiID);
  771. prvSPI[SpiID].IsBlockMode = 0;
  772. return -1;
  773. }
  774. prvSPI[SpiID].IsBlockMode = 0;
  775. return 0;
  776. #endif
  777. }
  778. static int32_t prvSPI_FlashBlockTransfer(uint8_t SpiID, const uint8_t *TxData, uint32_t WLen, uint8_t *RxData, uint32_t RLen)
  779. {
  780. volatile uint32_t DummyData;
  781. uint32_t TxLen, RxLen, i;
  782. HSPIM_TypeDef *HSPI;
  783. SPI_TypeDef *SPI;
  784. prvSPI[SpiID].IsBusy = 1;
  785. switch(SpiID)
  786. {
  787. case HSPI_ID0:
  788. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  789. HSPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(32 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  790. HSPI->FCR &= ~(3 << 6);
  791. HSPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  792. if (WLen <= HSPIM_FIFO_TX_NUM)
  793. {
  794. TxLen = WLen;
  795. }
  796. else
  797. {
  798. TxLen = HSPIM_FIFO_TX_NUM;
  799. }
  800. for(i = 0; i < TxLen; i++)
  801. {
  802. HSPI->WDR = TxData[i];
  803. }
  804. for(RxLen = 0; RxLen < WLen; RxLen++)
  805. {
  806. while (HSPI->SR & HSPIM_SR_POP_EMPTY_RX)
  807. {
  808. ;
  809. }
  810. DummyData = HSPI->RDR;
  811. if (TxLen < WLen)
  812. {
  813. HSPI->WDR = TxData[TxLen];
  814. TxLen++;
  815. }
  816. }
  817. if (RLen <= HSPIM_FIFO_TX_NUM)
  818. {
  819. TxLen = RLen;
  820. }
  821. else
  822. {
  823. TxLen = HSPIM_FIFO_TX_NUM;
  824. }
  825. for(i = 0; i < TxLen; i++)
  826. {
  827. HSPI->WDR = TxData[i];
  828. }
  829. for(RxLen = 0; RxLen < RLen; RxLen++)
  830. {
  831. while (HSPI->SR & HSPIM_SR_POP_EMPTY_RX)
  832. {
  833. ;
  834. }
  835. RxData[RxLen] = HSPI->RDR;
  836. if (TxLen < RLen)
  837. {
  838. HSPI->WDR = 0xff;
  839. TxLen++;
  840. }
  841. }
  842. break;
  843. case SPI_ID0:
  844. case SPI_ID1:
  845. case SPI_ID2:
  846. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  847. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  848. SPI->SER = 0;
  849. if (WLen <= SPIM_FIFO_TX_NUM)
  850. {
  851. TxLen = WLen;
  852. }
  853. else
  854. {
  855. TxLen = SPIM_FIFO_TX_NUM;
  856. }
  857. for(i = 0; i < TxLen; i++)
  858. {
  859. SPI->DR = TxData[i];
  860. }
  861. SPI->SER = 1;
  862. for(RxLen = 0; RxLen < WLen; RxLen++)
  863. {
  864. while (!SPI->RXFLR)
  865. {
  866. ;
  867. }
  868. DummyData = SPI->DR;
  869. if (TxLen < WLen)
  870. {
  871. SPI->DR = TxData[TxLen];
  872. TxLen++;
  873. }
  874. }
  875. if (RLen <= SPIM_FIFO_TX_NUM)
  876. {
  877. TxLen = RLen;
  878. }
  879. else
  880. {
  881. TxLen = SPIM_FIFO_TX_NUM;
  882. }
  883. for(i = 0; i < TxLen; i++)
  884. {
  885. SPI->DR = TxData[i];
  886. }
  887. for(RxLen = 0; RxLen < RLen; RxLen++)
  888. {
  889. while (!SPI->RXFLR)
  890. {
  891. ;
  892. }
  893. RxData[RxLen] = SPI->DR;
  894. if (TxLen < RLen)
  895. {
  896. SPI->DR = 0xff;
  897. TxLen++;
  898. }
  899. }
  900. SPI->SER = 0;
  901. break;
  902. }
  903. prvSPI[SpiID].IsBusy = 0;
  904. prvSPI[SpiID].Callback((void *)SpiID, prvSPI[SpiID].pParam);
  905. return 0;
  906. }
  907. int32_t SPI_FlashBlockTransfer(uint8_t SpiID, const uint8_t *TxData, uint32_t WLen, uint8_t *RxData, uint32_t RLen)
  908. {
  909. uint32_t times = 192000000;
  910. if (prvSPI[SpiID].Speed >= 48000000)
  911. {
  912. times = (WLen + RLen) * 100000;
  913. }
  914. #ifdef __BUILD_OS__
  915. // if ( OS_CheckInIrq() || ((prvSPI[SpiID].Speed >> 3) >= ((WLen + RLen) * 50000 * ((SpiID==HSPI_ID0)?2:1) )))
  916. if ( OS_CheckInIrq() || ((prvSPI[SpiID].Speed >> 3) >= times))
  917. {
  918. prvSPI[SpiID].IsBlockMode = 0;
  919. #endif
  920. return prvSPI_FlashBlockTransfer(SpiID, TxData, WLen, RxData, RLen);
  921. #ifdef __BUILD_OS__
  922. }
  923. int32_t Result;
  924. uint8_t DMAMode;
  925. uint32_t Time = ((WLen + RLen) * 1000) / (prvSPI[SpiID].Speed >> 3) + prvSPI[SpiID].timeout + 100;
  926. uint8_t *Temp = malloc(WLen + RLen);
  927. if (TxData)
  928. {
  929. memcpy(Temp, TxData, WLen);
  930. }
  931. prvSPI[SpiID].IsBlockMode = 1;
  932. if ( (prvSPI[SpiID].DMARxStream == 0xff) || (prvSPI[SpiID].DMATxStream == 0xff) )
  933. {
  934. DMAMode = 0;
  935. }
  936. else
  937. {
  938. DMAMode = 1;
  939. }
  940. Result = SPI_Transfer(SpiID, Temp, Temp, WLen + RLen, DMAMode);
  941. if (Result)
  942. {
  943. prvSPI[SpiID].IsBlockMode = 0;
  944. free(Temp);
  945. return Result;
  946. }
  947. if (OS_MutexLockWtihTime(prvSPI[SpiID].Sem, Time))
  948. {
  949. free(Temp);
  950. DBG("!!!");
  951. SPI_TransferStop(SpiID);
  952. prvSPI[SpiID].IsBlockMode = 0;
  953. return -1;
  954. }
  955. memcpy(RxData, Temp + WLen, RLen);
  956. prvSPI[SpiID].IsBlockMode = 0;
  957. free(Temp);
  958. return 0;
  959. #endif
  960. }
  961. void SPI_DMATxInit(uint8_t SpiID, uint8_t Stream, uint32_t Channel)
  962. {
  963. SPI_TypeDef *SPI;
  964. HSPIM_TypeDef *HSPI;
  965. DMA_InitTypeDef DMA_InitStruct;
  966. DMA_BaseConfig(&DMA_InitStruct);
  967. DMA_InitStruct.DMA_Peripheral = prvSPI[SpiID].DMATxChannel;
  968. DMA_InitStruct.DMA_Priority = DMA_Priority_3;
  969. prvSPI[SpiID].DMATxStream = Stream;
  970. switch(SpiID)
  971. {
  972. case HSPI_ID0:
  973. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  974. if (prvSPI[SpiID].IsOnlyTx)
  975. {
  976. DMA_InitStruct.DMA_Priority = DMA_Priority_0;
  977. }
  978. DMA_InitStruct.DMA_PeripheralBurstSize = DMA_BurstSize_32;
  979. DMA_InitStruct.DMA_MemoryBurstSize = DMA_BurstSize_32;
  980. DMA_InitStruct.DMA_PeripheralBaseAddr = (uint32_t)&HSPI->WDR;
  981. break;
  982. case SPI_ID0:
  983. case SPI_ID1:
  984. case SPI_ID2:
  985. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  986. DMA_InitStruct.DMA_PeripheralBurstSize = DMA_BurstSize_8;
  987. DMA_InitStruct.DMA_MemoryBurstSize = DMA_BurstSize_8;
  988. DMA_InitStruct.DMA_PeripheralBaseAddr = (uint32_t)&SPI->DR;
  989. break;
  990. // case SPI_ID3:
  991. // SYSCTRL->PHER_CTRL |= SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  992. // break;
  993. default:
  994. return;
  995. }
  996. DMA_ConfigStream(Stream, &DMA_InitStruct);
  997. }
  998. void SPI_DMARxInit(uint8_t SpiID, uint8_t Stream, uint32_t Channel)
  999. {
  1000. SPI_TypeDef *SPI;
  1001. HSPIM_TypeDef *HSPI;
  1002. DMA_InitTypeDef DMA_InitStruct;
  1003. DMA_BaseConfig(&DMA_InitStruct);
  1004. DMA_InitStruct.DMA_Peripheral = prvSPI[SpiID].DMARxChannel;
  1005. DMA_InitStruct.DMA_Priority = DMA_Priority_2;
  1006. prvSPI[SpiID].DMARxStream = Stream;
  1007. switch(SpiID)
  1008. {
  1009. case HSPI_ID0:
  1010. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  1011. DMA_InitStruct.DMA_PeripheralBaseAddr = (uint32_t)&HSPI->RDR;
  1012. break;
  1013. case SPI_ID0:
  1014. case SPI_ID1:
  1015. case SPI_ID2:
  1016. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  1017. DMA_InitStruct.DMA_PeripheralBaseAddr = (uint32_t)&SPI->DR;
  1018. break;
  1019. // case SPI_ID3:
  1020. // SYSCTRL->PHER_CTRL |= SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  1021. // break;
  1022. default:
  1023. return;
  1024. }
  1025. DMA_ConfigStream(Stream, &DMA_InitStruct);
  1026. }
  1027. void SPI_TransferStop(uint8_t SpiID)
  1028. {
  1029. uint16_t Data;
  1030. ISR_Clear(prvSPI[SpiID].IrqLine);
  1031. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  1032. SPI_TypeDef *SPI;
  1033. HSPIM_TypeDef *HSPI;
  1034. uint32_t TxLen, i;
  1035. DMA_StopStream(prvSPI[SpiID].DMATxStream);
  1036. DMA_StopStream(prvSPI[SpiID].DMARxStream);
  1037. switch(SpiID)
  1038. {
  1039. case HSPI_ID0:
  1040. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  1041. HSPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  1042. HSPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(32 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  1043. HSPI->FCR &= ~(3 << 6);
  1044. PM_SetHardwareRunFlag(PM_HW_HSPI, 0);
  1045. break;
  1046. case SPI_ID0:
  1047. SYSCTRL->PHER_CTRL &= ~SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  1048. case SPI_ID1:
  1049. case SPI_ID2:
  1050. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  1051. while(SPI->TXFLR){;}
  1052. while(SPI->RXFLR){Data = SPI->DR;}
  1053. SPI->SER = 0;
  1054. break;
  1055. // case SPI_ID3:
  1056. // SYSCTRL->PHER_CTRL |= SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  1057. // break;
  1058. default:
  1059. return ;
  1060. }
  1061. PM_SetHardwareRunFlag(PM_HW_SPI_0 + SpiID - 1, 0);
  1062. prvSPI[SpiID].IsBusy = 0;
  1063. }
  1064. uint8_t SPI_IsTransferBusy(uint8_t SpiID)
  1065. {
  1066. return prvSPI[SpiID].IsBusy;
  1067. }
  1068. void SPI_SetNewConfig(uint8_t SpiID, uint32_t Speed, uint8_t NewMode)
  1069. {
  1070. HSPIM_TypeDef *HSPI;
  1071. SPI_TypeDef *SPI;
  1072. uint32_t div;
  1073. if (prvSPI[SpiID].IsBusy) return;
  1074. if (NewMode == 0xff) {NewMode = prvSPI[SpiID].SpiMode;}
  1075. if ((prvSPI[SpiID].TargetSpeed == Speed) && (prvSPI[SpiID].SpiMode == NewMode))
  1076. {
  1077. return;
  1078. }
  1079. // DBG("speed %u->%u mode %u->%u", prvSPI[SpiID].TargetSpeed, Speed, prvSPI[SpiID].SpiMode, NewMode);
  1080. prvSPI[SpiID].TargetSpeed = Speed;
  1081. prvSPI[SpiID].SpiMode == NewMode;
  1082. switch(SpiID)
  1083. {
  1084. case HSPI_ID0:
  1085. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  1086. div = (SystemCoreClock / Speed) >> 1;
  1087. HSPI->CR1 = (div << HSPIM_CR1_PARAM_BAUDRATE_POS);
  1088. prvSPI[SpiID].Speed = (SystemCoreClock >> 1) / div;
  1089. HSPI->CR0 &= ~((1 << HSPIM_CR0_PARAM_CPOL_POS)|(1 << HSPIM_CR0_PARAM_CPHA_POS));
  1090. switch(NewMode)
  1091. {
  1092. case SPI_MODE_0:
  1093. break;
  1094. case SPI_MODE_1:
  1095. HSPI->CR0 |= (1 << HSPIM_CR0_PARAM_CPHA_POS);
  1096. break;
  1097. case SPI_MODE_2:
  1098. HSPI->CR0 |= (1 << HSPIM_CR0_PARAM_CPOL_POS);
  1099. break;
  1100. case SPI_MODE_3:
  1101. HSPI->CR0 |= (1 << HSPIM_CR0_PARAM_CPOL_POS)|(1 << HSPIM_CR0_PARAM_CPHA_POS);
  1102. break;
  1103. }
  1104. break;
  1105. case SPI_ID0:
  1106. case SPI_ID1:
  1107. case SPI_ID2:
  1108. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  1109. SPI->SSIENR = 0;
  1110. div = (SystemCoreClock >> 2) / Speed;
  1111. if (!div) div = 2;
  1112. if (div % 2) div++;
  1113. prvSPI[SpiID].Speed = (SystemCoreClock >> 2) / div;
  1114. SPI->BAUDR = div;
  1115. SPI->CTRLR0 &= ~(SPI_CTRLR0_SCPOL|SPI_CTRLR0_SCPH);
  1116. switch(NewMode)
  1117. {
  1118. case SPI_MODE_0:
  1119. break;
  1120. case SPI_MODE_1:
  1121. SPI->CTRLR0 |= SPI_CTRLR0_SCPH;
  1122. break;
  1123. case SPI_MODE_2:
  1124. SPI->CTRLR0 |= SPI_CTRLR0_SCPOL;
  1125. break;
  1126. case SPI_MODE_3:
  1127. SPI->CTRLR0 |= SPI_CTRLR0_SCPOL|SPI_CTRLR0_SCPH;
  1128. break;
  1129. }
  1130. SPI->SSIENR = 1;
  1131. break;
  1132. }
  1133. }