core_spi.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187
  1. /*
  2. * Copyright (c) 2022 OpenLuat & AirM2M
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a copy of
  5. * this software and associated documentation files (the "Software"), to deal in
  6. * the Software without restriction, including without limitation the rights to
  7. * use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
  8. * the Software, and to permit persons to whom the Software is furnished to do so,
  9. * subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in all
  12. * copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
  16. * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
  17. * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
  18. * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  19. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. */
  21. #include "user.h"
  22. #define HSPIM_CR0_CLEAR_MASK ((uint32_t)~0xFFEEFFFF)
  23. #define HSPIM_CR0_MODE_SELECT_CLEAR_MASK ((uint32_t)~0x1C00)
  24. #define HSPIM_CR1_CLEAR_MASK ((uint32_t)~0xFFFFF)
  25. #define HSPIM_FCR_CLEAR_MASK ((uint32_t)~0x3F3F3F00)
  26. #define HSPIM_DCR_RECEIVE_LEVEL_CLEAR_MASK ((uint32_t)~0x3F80)
  27. #define HSPIM_DCR_TRANSMIT_LEVEL_CLEAR_MASK ((uint32_t)~0x7F)
  28. #define HSPIM_CR0_PARAM_ENABLE_POS (0x18)
  29. #define HSPIM_CR0_PARAM_DMA_RECEIVE_ENABLE_POS (0x14)
  30. #define HSPIM_CR0_PARAM_DMA_TRANSMIT_ENABLE_POS (0x10)
  31. #define HSPIM_CR0_PARAM_INTERRPUT_RX_POS (0x0F)
  32. #define HSPIM_CR0_PARAM_INTERRPUT_TX_POS (0x0E)
  33. #define HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS (0x0D)
  34. #define HSPIM_CR0_PARAM_MODEL_SELECT_POS (0x0A)
  35. #define HSPIM_CR0_PARAM_FIRST_BIT_POS (0x09)
  36. #define HSPIM_CR0_PARAM_CPOL_POS (0x08)
  37. #define HSPIM_CR0_PARAM_CPHA_POS (0x07)
  38. #define HSPIM_CR0_PARAM_DIVIDE_ENABLE_POS (0x02)
  39. #define HSPIM_CR0_PARAM_TRANSMIT_ENABLE_POS (0x01)
  40. #define HSPIM_CR0_PARAM_BUSY_POS (0x00)
  41. #define HSPIM_CR1_PARAM_BAUDRATE_POS (0x0A)
  42. #define HSPIM_CR1_PARAM_RECEIVE_DATA_LENGTH_POS (0x00)
  43. #define HSPIM_DCR_PARAM_DMA_RECEIVE_LEVEL_POS (0x07)
  44. #define HSPIM_DCR_PARAM_DMA_TRANSMIT_LEVEL_POS (0x00)
  45. #define HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS (0x08)
  46. #define HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS (0x10)
  47. #define HSPIM_SR_PUSH_FULL_TX (1 << 4)
  48. #define HSPIM_SR_POP_EMPTY_RX (1 << 10)
  49. #define HSPIM_FIFO_TX_NUM (64)
  50. #define HSPIM_FIFO_RX_NUM (64)
  51. #define HSPIM_FIFO_LEVEL (48)
  52. #define SPIM_FIFO_TX_NUM (16)
  53. #define SPIM_FIFO_RX_NUM (16)
  54. #define SPIM_FIFO_RX_LEVEL (7)
  55. #define SPIM_FIFO_TX_LEVEL (8)
  56. typedef struct
  57. {
  58. const volatile void *RegBase;
  59. const int32_t IrqLine;
  60. const uint16_t DMATxChannel;
  61. const uint16_t DMARxChannel;
  62. CBFuncEx_t Callback;
  63. void *pParam;
  64. HANDLE Sem;
  65. Buffer_Struct TxBuf;
  66. Buffer_Struct RxBuf;
  67. uint32_t Speed;
  68. uint32_t TargetSpeed;
  69. uint8_t DMATxStream;
  70. uint8_t DMARxStream;
  71. uint8_t Is16Bit;
  72. uint8_t IsOnlyTx;
  73. uint8_t IsBusy;
  74. uint8_t IsBlockMode;
  75. uint8_t SpiMode;
  76. }SPI_ResourceStruct;
  77. static SPI_ResourceStruct prvSPI[SPI_MAX] = {
  78. {
  79. HSPIM,
  80. SPI5_IRQn,
  81. SYSCTRL_PHER_CTRL_DMA_CHx_IF_HSPI_TX,
  82. SYSCTRL_PHER_CTRL_DMA_CHx_IF_HSPI_RX,
  83. },
  84. {
  85. SPIM0,
  86. SPI0_IRQn,
  87. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI0_TX,
  88. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI0_RX,
  89. },
  90. {
  91. SPIM1,
  92. SPI1_IRQn,
  93. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI1_TX,
  94. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI1_RX,
  95. },
  96. {
  97. SPIM2,
  98. SPI2_IRQn,
  99. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI2_TX,
  100. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI2_RX,
  101. },
  102. {
  103. SPIS0,
  104. SPI0_IRQn,
  105. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI0_TX,
  106. SYSCTRL_PHER_CTRL_DMA_CHx_IF_SPI0_RX,
  107. },
  108. };
  109. static void HSPI_IrqHandle(int32_t IrqLine, void *pData)
  110. {
  111. uint32_t SpiID = HSPI_ID0;
  112. uint32_t RxLevel, i, TxLen;
  113. HSPIM_TypeDef *SPI = HSPIM;
  114. volatile uint32_t DummyData;
  115. if (!prvSPI[SpiID].IsBusy)
  116. {
  117. ISR_Clear(prvSPI[SpiID].IrqLine);
  118. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  119. return;
  120. }
  121. if (prvSPI[SpiID].RxBuf.Data)
  122. {
  123. while (prvSPI[SpiID].RxBuf.Pos < prvSPI[SpiID].RxBuf.MaxLen)
  124. {
  125. if (SPI->SR & HSPIM_SR_POP_EMPTY_RX)
  126. {
  127. break;
  128. }
  129. else
  130. {
  131. prvSPI[SpiID].RxBuf.Data[prvSPI[SpiID].RxBuf.Pos] = SPI->RDR;
  132. prvSPI[SpiID].RxBuf.Pos++;
  133. }
  134. }
  135. }
  136. else
  137. {
  138. while (prvSPI[SpiID].RxBuf.Pos < prvSPI[SpiID].RxBuf.MaxLen)
  139. {
  140. if (SPI->SR & HSPIM_SR_POP_EMPTY_RX)
  141. {
  142. break;
  143. }
  144. else
  145. {
  146. DummyData = SPI->RDR;
  147. prvSPI[SpiID].RxBuf.Pos++;
  148. }
  149. }
  150. }
  151. if (prvSPI[SpiID].RxBuf.Pos >= prvSPI[SpiID].RxBuf.MaxLen)
  152. {
  153. SPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  154. prvSPI[SpiID].IsBusy = 0;
  155. ISR_Clear(prvSPI[SpiID].IrqLine);
  156. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  157. if ((prvSPI[SpiID].TxBuf.Pos != prvSPI[SpiID].RxBuf.Pos) || (prvSPI[SpiID].RxBuf.Pos != prvSPI[SpiID].RxBuf.MaxLen))
  158. {
  159. DBG("%u, %u", prvSPI[SpiID].TxBuf.Pos, prvSPI[SpiID].RxBuf.Pos);
  160. }
  161. #ifdef __BUILD_OS__
  162. if (prvSPI[SpiID].IsBlockMode)
  163. {
  164. prvSPI[SpiID].IsBlockMode = 0;
  165. OS_MutexRelease(prvSPI[SpiID].Sem);
  166. }
  167. #endif
  168. PM_SetHardwareRunFlag(PM_HW_HSPI, 0);
  169. prvSPI[SpiID].Callback((void *)SpiID, prvSPI[SpiID].pParam);
  170. return;
  171. }
  172. if (prvSPI[SpiID].TxBuf.Pos < prvSPI[SpiID].TxBuf.MaxLen)
  173. {
  174. i = 0;
  175. TxLen = (HSPIM_FIFO_TX_NUM - (SPI->FSR & 0x0000003f));
  176. if (TxLen > (prvSPI[SpiID].TxBuf.MaxLen -prvSPI[SpiID].TxBuf.Pos))
  177. {
  178. TxLen = prvSPI[SpiID].TxBuf.MaxLen - prvSPI[SpiID].TxBuf.Pos;
  179. }
  180. while((i < TxLen))
  181. {
  182. SPI->WDR = prvSPI[SpiID].TxBuf.Data[prvSPI[SpiID].TxBuf.Pos + i];
  183. i++;
  184. }
  185. prvSPI[SpiID].TxBuf.Pos += TxLen;
  186. if (prvSPI[SpiID].TxBuf.Pos >= prvSPI[SpiID].TxBuf.MaxLen)
  187. {
  188. SPI->FCR = (63 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(0 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(63);
  189. SPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  190. SPI->CR0 |= (5 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  191. }
  192. }
  193. else
  194. {
  195. SPI->FCR = (63 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(0 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(63);
  196. SPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  197. SPI->CR0 |= (5 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  198. }
  199. }
  200. static int32_t SPI_DMADoneCB(void *pData, void *pParam)
  201. {
  202. uint32_t SpiID = (uint32_t)pData;
  203. uint32_t RxLevel;
  204. if (prvSPI[SpiID].RxBuf.MaxLen > prvSPI[SpiID].RxBuf.Pos)
  205. {
  206. RxLevel = ((prvSPI[SpiID].RxBuf.MaxLen - prvSPI[SpiID].RxBuf.Pos) > 4080)?4000:(prvSPI[SpiID].RxBuf.MaxLen - prvSPI[SpiID].RxBuf.Pos);
  207. DMA_ClearStreamFlag(prvSPI[SpiID].DMATxStream);
  208. DMA_ClearStreamFlag(prvSPI[SpiID].DMARxStream);
  209. if (prvSPI[SpiID].IsOnlyTx)
  210. {
  211. DMA_ForceStartStream(prvSPI[SpiID].DMATxStream, &prvSPI[SpiID].TxBuf.Data[prvSPI[SpiID].TxBuf.Pos], RxLevel, SPI_DMADoneCB, (void *)SpiID, 1);
  212. // DMA_ForceStartStream(prvSPI[SpiID].DMARxStream, &prvSPI[SpiID].RxBuf.Data[prvSPI[SpiID].RxBuf.Pos], RxLevel, NULL, NULL, 0);
  213. }
  214. else
  215. {
  216. DMA_ForceStartStream(prvSPI[SpiID].DMATxStream, &prvSPI[SpiID].TxBuf.Data[prvSPI[SpiID].TxBuf.Pos], RxLevel, NULL, NULL, 0);
  217. DMA_ForceStartStream(prvSPI[SpiID].DMARxStream, &prvSPI[SpiID].RxBuf.Data[prvSPI[SpiID].RxBuf.Pos], RxLevel, SPI_DMADoneCB, (void *)SpiID, 1);
  218. }
  219. prvSPI[SpiID].RxBuf.Pos += RxLevel;
  220. prvSPI[SpiID].TxBuf.Pos += RxLevel;
  221. }
  222. else
  223. {
  224. prvSPI[SpiID].IsBusy = 0;
  225. if ((prvSPI[SpiID].TxBuf.Pos != prvSPI[SpiID].RxBuf.Pos) || (prvSPI[SpiID].RxBuf.Pos != prvSPI[SpiID].RxBuf.MaxLen))
  226. {
  227. DBG("%u, %u", prvSPI[SpiID].TxBuf.Pos, prvSPI[SpiID].RxBuf.Pos);
  228. }
  229. #ifdef __BUILD_OS__
  230. if (prvSPI[SpiID].IsBlockMode)
  231. {
  232. prvSPI[SpiID].IsBlockMode = 0;
  233. OS_MutexRelease(prvSPI[SpiID].Sem);
  234. }
  235. #endif
  236. if (SpiID)
  237. {
  238. PM_SetHardwareRunFlag(PM_HW_HSPI, 0);
  239. }
  240. else
  241. {
  242. PM_SetHardwareRunFlag(PM_HW_SPI_0 + SpiID - 1, 0);
  243. }
  244. prvSPI[SpiID].Callback((void *)SpiID, prvSPI[SpiID].pParam);
  245. }
  246. }
  247. static void SPI_IrqHandle(int32_t IrqLine, void *pData)
  248. {
  249. uint32_t SpiID = (uint32_t)pData;
  250. volatile uint32_t DummyData;
  251. uint32_t RxLevel, SR, i, TxLen;
  252. SPI_TypeDef *SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  253. if (!prvSPI[SpiID].IsBusy)
  254. {
  255. SR = SPI->ICR;
  256. SPI->IMR = 0;
  257. SPI->SER = 0;
  258. ISR_Clear(prvSPI[SpiID].IrqLine);
  259. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  260. return;
  261. }
  262. TxLen = SPIM_FIFO_TX_NUM - SPI->TXFLR;
  263. SR = SPI->ICR;
  264. if (prvSPI[SpiID].RxBuf.Data)
  265. {
  266. while(SPI->RXFLR)
  267. {
  268. prvSPI[SpiID].RxBuf.Data[prvSPI[SpiID].RxBuf.Pos] = SPI->DR;
  269. prvSPI[SpiID].RxBuf.Pos++;
  270. }
  271. }
  272. else
  273. {
  274. while(SPI->RXFLR)
  275. {
  276. DummyData = SPI->DR;
  277. prvSPI[SpiID].RxBuf.Pos++;
  278. }
  279. }
  280. if (prvSPI[SpiID].RxBuf.Pos >= prvSPI[SpiID].RxBuf.MaxLen)
  281. {
  282. SR = SPI->ICR;
  283. SPI->IMR = 0;
  284. SPI->SER = 0;
  285. prvSPI[SpiID].IsBusy = 0;
  286. ISR_Clear(prvSPI[SpiID].IrqLine);
  287. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  288. if (prvSPI[SpiID].TxBuf.Pos != prvSPI[SpiID].RxBuf.Pos)
  289. {
  290. DBG("%u, %u", prvSPI[SpiID].TxBuf.Pos, prvSPI[SpiID].RxBuf.Pos);
  291. }
  292. #ifdef __BUILD_OS__
  293. if (prvSPI[SpiID].IsBlockMode)
  294. {
  295. prvSPI[SpiID].IsBlockMode = 0;
  296. OS_MutexRelease(prvSPI[SpiID].Sem);
  297. }
  298. #endif
  299. PM_SetHardwareRunFlag(PM_HW_SPI_0 + SpiID - 1, 0);
  300. prvSPI[SpiID].Callback((void *)SpiID, prvSPI[SpiID].pParam);
  301. return;
  302. }
  303. if (prvSPI[SpiID].TxBuf.Pos < prvSPI[SpiID].TxBuf.MaxLen)
  304. {
  305. i = 0;
  306. if (TxLen > (prvSPI[SpiID].TxBuf.MaxLen -prvSPI[SpiID].TxBuf.Pos))
  307. {
  308. TxLen = prvSPI[SpiID].TxBuf.MaxLen - prvSPI[SpiID].TxBuf.Pos;
  309. }
  310. while((i < TxLen))
  311. {
  312. SPI->DR = prvSPI[SpiID].TxBuf.Data[prvSPI[SpiID].TxBuf.Pos + i];
  313. i++;
  314. }
  315. prvSPI[SpiID].TxBuf.Pos += i;
  316. }
  317. else
  318. {
  319. if ((prvSPI[SpiID].RxBuf.MaxLen - prvSPI[SpiID].RxBuf.Pos) >= SPIM_FIFO_RX_NUM)
  320. {
  321. SPI->RXFTLR = (SPIM_FIFO_RX_NUM - 1);
  322. }
  323. else
  324. {
  325. SPI->RXFTLR = prvSPI[SpiID].RxBuf.MaxLen - prvSPI[SpiID].RxBuf.Pos - 1;
  326. }
  327. SPI->IMR = SPI_IMR_RXOIM|SPI_IMR_RXFIM;
  328. }
  329. }
  330. static int32_t SPI_DummyCB(void *pData, void *pParam)
  331. {
  332. return 0;
  333. }
  334. static void HSPI_MasterInit(uint8_t SpiID, uint8_t Mode, uint32_t Speed)
  335. {
  336. HSPIM_TypeDef *SPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  337. uint32_t div = (SystemCoreClock / Speed) >> 1;
  338. uint32_t ctrl = (1 << 24) | (1 << 10) | (1 << 2) | (1 << 1);
  339. switch(Mode)
  340. {
  341. case SPI_MODE_0:
  342. break;
  343. case SPI_MODE_1:
  344. ctrl |= (1 << HSPIM_CR0_PARAM_CPHA_POS);
  345. break;
  346. case SPI_MODE_2:
  347. ctrl |= (1 << HSPIM_CR0_PARAM_CPOL_POS);
  348. break;
  349. case SPI_MODE_3:
  350. ctrl |= (1 << HSPIM_CR0_PARAM_CPOL_POS)|(1 << HSPIM_CR0_PARAM_CPHA_POS);
  351. break;
  352. }
  353. SPI->CR1 = (div << HSPIM_CR1_PARAM_BAUDRATE_POS) + 1;
  354. SPI->CR0 = ctrl;
  355. SPI->DCR = 30|(1 << 7);
  356. prvSPI[SpiID].Speed = (SystemCoreClock >> 1) / div;
  357. ISR_SetHandler(prvSPI[SpiID].IrqLine, HSPI_IrqHandle, (uint32_t)SpiID);
  358. #ifdef __BUILD_OS__
  359. ISR_SetPriority(prvSPI[SpiID].IrqLine, IRQ_MAX_PRIORITY + 1);
  360. #else
  361. ISR_SetPriority(prvSPI[SpiID].IrqLine, 3);
  362. #endif
  363. ISR_Clear(prvSPI[SpiID].IrqLine);
  364. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  365. }
  366. void SPI_MasterInit(uint8_t SpiID, uint8_t DataBit, uint8_t Mode, uint32_t Speed, CBFuncEx_t CB, void *pUserData)
  367. {
  368. SPI_TypeDef *SPI;
  369. uint32_t ctrl;
  370. uint32_t div;
  371. prvSPI[SpiID].SpiMode = Mode;
  372. prvSPI[SpiID].TargetSpeed = Speed;
  373. switch(SpiID)
  374. {
  375. case HSPI_ID0:
  376. HSPI_MasterInit(SpiID, Mode, Speed);
  377. break;
  378. case SPI_ID0:
  379. SYSCTRL->PHER_CTRL &= ~SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  380. case SPI_ID1:
  381. case SPI_ID2:
  382. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  383. SPI->SSIENR = 0;
  384. SPI->SER = 0;
  385. SPI->IMR = 0;
  386. SPI->DMACR = 0;
  387. ctrl = DataBit - 1;
  388. switch(Mode)
  389. {
  390. case SPI_MODE_0:
  391. break;
  392. case SPI_MODE_1:
  393. ctrl |= SPI_CTRLR0_SCPH;
  394. break;
  395. case SPI_MODE_2:
  396. ctrl |= SPI_CTRLR0_SCPOL;
  397. break;
  398. case SPI_MODE_3:
  399. ctrl |= SPI_CTRLR0_SCPOL|SPI_CTRLR0_SCPH;
  400. break;
  401. }
  402. div = (SystemCoreClock >> 2) / Speed;
  403. if (div % 2) div++;
  404. prvSPI[SpiID].Speed = (SystemCoreClock >> 2) / div;
  405. SPI->CTRLR0 = ctrl;
  406. SPI->BAUDR = div;
  407. SPI->TXFTLR = 0;
  408. SPI->RXFTLR = 0;
  409. SPI->DMATDLR = 7;
  410. SPI->DMARDLR = 0;
  411. ISR_SetHandler(prvSPI[SpiID].IrqLine, SPI_IrqHandle, (uint32_t)SpiID);
  412. #ifdef __BUILD_OS__
  413. ISR_SetPriority(prvSPI[SpiID].IrqLine, IRQ_LOWEST_PRIORITY - 2);
  414. #else
  415. ISR_SetPriority(prvSPI[SpiID].IrqLine, 5);
  416. #endif
  417. ISR_Clear(prvSPI[SpiID].IrqLine);
  418. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  419. SPI->SSIENR = 1;
  420. break;
  421. // case SPI_ID3:
  422. // SYSCTRL->PHER_CTRL |= SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  423. // break;
  424. default:
  425. return;
  426. }
  427. prvSPI[SpiID].DMATxStream = 0xff;
  428. prvSPI[SpiID].DMARxStream = 0xff;
  429. if (CB)
  430. {
  431. prvSPI[SpiID].Callback = CB;
  432. }
  433. else
  434. {
  435. prvSPI[SpiID].Callback = SPI_DummyCB;
  436. }
  437. prvSPI[SpiID].pParam = pUserData;
  438. #ifdef __BUILD_OS__
  439. if (!prvSPI[SpiID].Sem)
  440. {
  441. prvSPI[SpiID].Sem = OS_MutexCreate();
  442. }
  443. #endif
  444. }
  445. void SPI_SetTxOnlyFlag(uint8_t SpiID, uint8_t OnOff)
  446. {
  447. prvSPI[SpiID].IsOnlyTx = OnOff;
  448. }
  449. void SPI_SetCallbackFun(uint8_t SpiID, CBFuncEx_t CB, void *pUserData)
  450. {
  451. if (CB)
  452. {
  453. prvSPI[SpiID].Callback = CB;
  454. }
  455. else
  456. {
  457. prvSPI[SpiID].Callback = SPI_DummyCB;
  458. }
  459. prvSPI[SpiID].pParam = pUserData;
  460. }
  461. static void SPI_DMATransfer(uint8_t SpiID, uint8_t UseDMA)
  462. {
  463. uint32_t RxLevel;
  464. RxLevel = (prvSPI[SpiID].RxBuf.MaxLen > 4080)?4000:prvSPI[SpiID].RxBuf.MaxLen;
  465. prvSPI[SpiID].RxBuf.Pos += RxLevel;
  466. prvSPI[SpiID].TxBuf.Pos += RxLevel;
  467. DMA_StopStream(prvSPI[SpiID].DMATxStream);
  468. DMA_StopStream(prvSPI[SpiID].DMARxStream);
  469. if (prvSPI[SpiID].IsOnlyTx)
  470. {
  471. DMA_ForceStartStream(prvSPI[SpiID].DMATxStream, prvSPI[SpiID].TxBuf.Data, RxLevel, SPI_DMADoneCB, (void *)SpiID, 1);
  472. // DMA_ForceStartStream(prvSPI[SpiID].DMARxStream, prvSPI[SpiID].RxBuf.Data, RxLevel, NULL, NULL, 0);
  473. }
  474. else
  475. {
  476. DMA_ForceStartStream(prvSPI[SpiID].DMATxStream, prvSPI[SpiID].TxBuf.Data, RxLevel, NULL, NULL, 0);
  477. DMA_ForceStartStream(prvSPI[SpiID].DMARxStream, prvSPI[SpiID].RxBuf.Data, RxLevel, SPI_DMADoneCB, (void *)SpiID, 1);
  478. }
  479. }
  480. static int32_t HSPI_Transfer(uint8_t SpiID, uint8_t UseDMA)
  481. {
  482. HSPIM_TypeDef *SPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  483. uint32_t TxLen, i;
  484. PM_SetHardwareRunFlag(PM_HW_HSPI, 1);
  485. if (UseDMA)
  486. {
  487. SPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  488. SPI->CR0 |= (1 << HSPIM_CR0_PARAM_DMA_TRANSMIT_ENABLE_POS)|(1 << HSPIM_CR0_PARAM_DMA_RECEIVE_ENABLE_POS);
  489. SPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(0 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  490. SPI->FCR &= ~(3 << 6);
  491. SPI_DMATransfer(SpiID, UseDMA);
  492. }
  493. else
  494. {
  495. SPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  496. // SPI->CR0 &= ~(1 << 10);
  497. SPI->CR0 &= ~((1 << HSPIM_CR0_PARAM_DMA_TRANSMIT_ENABLE_POS)|(1 << HSPIM_CR0_PARAM_DMA_RECEIVE_ENABLE_POS));
  498. if (prvSPI[SpiID].TxBuf.MaxLen <= HSPIM_FIFO_TX_NUM)
  499. {
  500. TxLen = prvSPI[SpiID].TxBuf.MaxLen;
  501. SPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|((TxLen - 1) << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  502. SPI->CR0 |= (5 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  503. }
  504. else
  505. {
  506. TxLen = HSPIM_FIFO_TX_NUM;
  507. SPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(63 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  508. SPI->CR0 |= (3 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  509. }
  510. SPI->FCR &= ~(3 << 6);
  511. for(i = 0; i < TxLen; i++)
  512. {
  513. SPI->WDR = prvSPI[SpiID].TxBuf.Data[i];
  514. }
  515. prvSPI[SpiID].TxBuf.Pos += TxLen;
  516. // SPI->CR0 |= (1 << 10);
  517. ISR_Clear(prvSPI[SpiID].IrqLine);
  518. ISR_OnOff(prvSPI[SpiID].IrqLine, 1);
  519. return ERROR_NONE;
  520. }
  521. return ERROR_NONE;
  522. }
  523. int32_t SPI_Transfer(uint8_t SpiID, const uint8_t *TxData, uint8_t *RxData, uint32_t Len, uint8_t UseDMA)
  524. {
  525. uint32_t SR;
  526. SPI_TypeDef *SPI;
  527. if (prvSPI[SpiID].IsBusy)
  528. {
  529. return -ERROR_DEVICE_BUSY;
  530. }
  531. prvSPI[SpiID].IsBusy = 1;
  532. uint32_t RxLevel, i, TxLen;
  533. Buffer_StaticInit(&prvSPI[SpiID].TxBuf, TxData, Len);
  534. Buffer_StaticInit(&prvSPI[SpiID].RxBuf, RxData, Len);
  535. switch(SpiID)
  536. {
  537. case HSPI_ID0:
  538. ISR_Clear(prvSPI[SpiID].IrqLine);
  539. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  540. return HSPI_Transfer(SpiID, UseDMA);
  541. case SPI_ID0:
  542. SYSCTRL->PHER_CTRL &= ~SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  543. case SPI_ID1:
  544. case SPI_ID2:
  545. break;
  546. // case SPI_ID3:
  547. // SYSCTRL->PHER_CTRL |= SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  548. // break;
  549. default:
  550. return -ERROR_ID_INVALID;
  551. }
  552. PM_SetHardwareRunFlag(PM_HW_SPI_0 + SpiID - 1, 1);
  553. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  554. SPI->SER = 0;
  555. if (UseDMA)
  556. {
  557. SR = SPI->ICR;
  558. SPI->IMR = 0;
  559. SPI->DMACR = SPI_DMACR_RDMAE|SPI_DMACR_TDMAE;
  560. ISR_Clear(prvSPI[SpiID].IrqLine);
  561. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  562. SPI->SER = 1;
  563. SPI_DMATransfer(SpiID, 1);
  564. }
  565. else
  566. {
  567. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  568. if (prvSPI[SpiID].RxBuf.MaxLen <= SPIM_FIFO_RX_NUM)
  569. {
  570. SPI->RXFTLR = prvSPI[SpiID].RxBuf.MaxLen - 1;
  571. TxLen = prvSPI[SpiID].RxBuf.MaxLen;
  572. SPI->IMR = SPI_IMR_RXOIM|SPI_IMR_RXFIM;
  573. }
  574. else
  575. {
  576. SPI->IMR = SPI_IMR_TXEIM;
  577. SPI->RXFTLR = SPIM_FIFO_RX_LEVEL;
  578. SPI->TXFTLR = SPIM_FIFO_TX_LEVEL;
  579. TxLen = SPIM_FIFO_TX_NUM;
  580. }
  581. for(i = 0; i < TxLen; i++)
  582. {
  583. SPI->DR = prvSPI[SpiID].TxBuf.Data[i];
  584. }
  585. prvSPI[SpiID].TxBuf.Pos += TxLen;
  586. ISR_Clear(prvSPI[SpiID].IrqLine);
  587. ISR_OnOff(prvSPI[SpiID].IrqLine, 1);
  588. }
  589. SPI->SER = 1;
  590. return ERROR_NONE;
  591. }
  592. static int32_t prvSPI_BlockTransfer(uint8_t SpiID, const uint8_t *TxData, uint8_t *RxData, uint32_t Len)
  593. {
  594. volatile uint32_t DummyData;
  595. uint32_t TxLen, RxLen, i, To;
  596. HSPIM_TypeDef *HSPI;
  597. SPI_TypeDef *SPI;
  598. prvSPI[SpiID].IsBusy = 1;
  599. switch(SpiID)
  600. {
  601. case HSPI_ID0:
  602. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  603. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  604. HSPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(32 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  605. HSPI->FCR &= ~(3 << 6);
  606. HSPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  607. if (Len <= HSPIM_FIFO_TX_NUM)
  608. {
  609. TxLen = Len;
  610. }
  611. else
  612. {
  613. TxLen = HSPIM_FIFO_TX_NUM;
  614. }
  615. for(i = 0; i < TxLen; i++)
  616. {
  617. HSPI->WDR = TxData[i];
  618. }
  619. if (RxData)
  620. {
  621. for(RxLen = 0; RxLen < Len; RxLen++)
  622. {
  623. while (HSPI->SR & HSPIM_SR_POP_EMPTY_RX)
  624. {
  625. ;
  626. }
  627. RxData[RxLen] = HSPI->RDR;
  628. if (TxLen < Len)
  629. {
  630. HSPI->WDR = TxData[TxLen];
  631. TxLen++;
  632. }
  633. }
  634. }
  635. else
  636. {
  637. while(TxLen < Len)
  638. {
  639. while ((HSPI->FSR & 0x7f) > 16)
  640. {
  641. ;
  642. }
  643. HSPI->WDR = TxData[TxLen];
  644. TxLen++;
  645. }
  646. while ((HSPI->FSR & 0x7f))
  647. {
  648. ;
  649. }
  650. // for(RxLen = 0; RxLen < Len; RxLen++)
  651. // {
  652. // while (HSPI->SR & HSPIM_SR_POP_EMPTY_RX)
  653. // {
  654. // ;
  655. // }
  656. // DummyData = HSPI->RDR;
  657. // if (TxLen < Len)
  658. // {
  659. // HSPI->WDR = TxData[TxLen];
  660. // TxLen++;
  661. // }
  662. // }
  663. }
  664. break;
  665. case SPI_ID0:
  666. case SPI_ID1:
  667. case SPI_ID2:
  668. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  669. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  670. SPI->SER = 0;
  671. if (Len <= SPIM_FIFO_TX_NUM)
  672. {
  673. TxLen = Len;
  674. }
  675. else
  676. {
  677. TxLen = SPIM_FIFO_TX_NUM;
  678. }
  679. for(i = 0; i < TxLen; i++)
  680. {
  681. SPI->DR = TxData[i];
  682. }
  683. SPI->SER = 1;
  684. if (RxData)
  685. {
  686. for(RxLen = 0; RxLen < Len; RxLen++)
  687. {
  688. while (!SPI->RXFLR)
  689. {
  690. ;
  691. }
  692. RxData[RxLen] = SPI->DR;
  693. if (TxLen < Len)
  694. {
  695. SPI->DR = TxData[TxLen];
  696. TxLen++;
  697. }
  698. }
  699. }
  700. else
  701. {
  702. for(RxLen = 0; RxLen < Len; RxLen++)
  703. {
  704. while (!SPI->RXFLR)
  705. {
  706. ;
  707. }
  708. DummyData = SPI->DR;
  709. if (TxLen < Len)
  710. {
  711. SPI->DR = TxData[TxLen];
  712. TxLen++;
  713. }
  714. }
  715. }
  716. SPI->SER = 0;
  717. break;
  718. }
  719. prvSPI[SpiID].IsBusy = 0;
  720. prvSPI[SpiID].Callback((void *)SpiID, prvSPI[SpiID].pParam);
  721. return 0;
  722. }
  723. int32_t SPI_BlockTransfer(uint8_t SpiID, const uint8_t *TxData, uint8_t *RxData, uint32_t Len)
  724. {
  725. #ifdef __BUILD_OS__
  726. if ( OS_CheckInIrq() || ((prvSPI[SpiID].Speed >> 3) >= (Len * 100000)))
  727. {
  728. prvSPI[SpiID].IsBlockMode = 0;
  729. #endif
  730. return prvSPI_BlockTransfer(SpiID, TxData, RxData, Len);
  731. #ifdef __BUILD_OS__
  732. }
  733. int32_t Result;
  734. uint8_t DMAMode;
  735. uint32_t Time = (Len * 1000) / (prvSPI[SpiID].Speed >> 3);
  736. prvSPI[SpiID].IsBlockMode = 1;
  737. if ( (prvSPI[SpiID].DMARxStream == 0xff) || (prvSPI[SpiID].DMATxStream == 0xff) )
  738. {
  739. DMAMode = 0;
  740. }
  741. else
  742. {
  743. DMAMode = 1;
  744. }
  745. if (TxData)
  746. {
  747. Result = SPI_Transfer(SpiID, TxData, RxData, Len, DMAMode);
  748. }
  749. else
  750. {
  751. Result = SPI_Transfer(SpiID, RxData, RxData, Len, DMAMode);
  752. }
  753. if (Result)
  754. {
  755. prvSPI[SpiID].IsBlockMode = 0;
  756. DBG("!");
  757. return Result;
  758. }
  759. if (OS_MutexLockWtihTime(prvSPI[SpiID].Sem, Time + 10))
  760. {
  761. DBG("!!!");
  762. SPI_TransferStop(SpiID);
  763. prvSPI[SpiID].IsBlockMode = 0;
  764. return -1;
  765. }
  766. prvSPI[SpiID].IsBlockMode = 0;
  767. return 0;
  768. #endif
  769. }
  770. static int32_t prvSPI_FlashBlockTransfer(uint8_t SpiID, const uint8_t *TxData, uint32_t WLen, uint8_t *RxData, uint32_t RLen)
  771. {
  772. volatile uint32_t DummyData;
  773. uint32_t TxLen, RxLen, i;
  774. HSPIM_TypeDef *HSPI;
  775. SPI_TypeDef *SPI;
  776. prvSPI[SpiID].IsBusy = 1;
  777. switch(SpiID)
  778. {
  779. case HSPI_ID0:
  780. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  781. HSPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(32 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  782. HSPI->FCR &= ~(3 << 6);
  783. HSPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  784. if (WLen <= HSPIM_FIFO_TX_NUM)
  785. {
  786. TxLen = WLen;
  787. }
  788. else
  789. {
  790. TxLen = HSPIM_FIFO_TX_NUM;
  791. }
  792. for(i = 0; i < TxLen; i++)
  793. {
  794. HSPI->WDR = TxData[i];
  795. }
  796. for(RxLen = 0; RxLen < WLen; RxLen++)
  797. {
  798. while (HSPI->SR & HSPIM_SR_POP_EMPTY_RX)
  799. {
  800. ;
  801. }
  802. DummyData = HSPI->RDR;
  803. if (TxLen < WLen)
  804. {
  805. HSPI->WDR = TxData[TxLen];
  806. TxLen++;
  807. }
  808. }
  809. if (RLen <= HSPIM_FIFO_TX_NUM)
  810. {
  811. TxLen = RLen;
  812. }
  813. else
  814. {
  815. TxLen = HSPIM_FIFO_TX_NUM;
  816. }
  817. for(i = 0; i < TxLen; i++)
  818. {
  819. HSPI->WDR = TxData[i];
  820. }
  821. for(RxLen = 0; RxLen < RLen; RxLen++)
  822. {
  823. while (HSPI->SR & HSPIM_SR_POP_EMPTY_RX)
  824. {
  825. ;
  826. }
  827. RxData[RxLen] = HSPI->RDR;
  828. if (TxLen < RLen)
  829. {
  830. HSPI->WDR = 0xff;
  831. TxLen++;
  832. }
  833. }
  834. break;
  835. case SPI_ID0:
  836. case SPI_ID1:
  837. case SPI_ID2:
  838. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  839. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  840. SPI->SER = 0;
  841. if (WLen <= SPIM_FIFO_TX_NUM)
  842. {
  843. TxLen = WLen;
  844. }
  845. else
  846. {
  847. TxLen = SPIM_FIFO_TX_NUM;
  848. }
  849. for(i = 0; i < TxLen; i++)
  850. {
  851. SPI->DR = TxData[i];
  852. }
  853. SPI->SER = 1;
  854. for(RxLen = 0; RxLen < WLen; RxLen++)
  855. {
  856. while (!SPI->RXFLR)
  857. {
  858. ;
  859. }
  860. DummyData = SPI->DR;
  861. if (TxLen < WLen)
  862. {
  863. SPI->DR = TxData[TxLen];
  864. TxLen++;
  865. }
  866. }
  867. if (RLen <= SPIM_FIFO_TX_NUM)
  868. {
  869. TxLen = RLen;
  870. }
  871. else
  872. {
  873. TxLen = SPIM_FIFO_TX_NUM;
  874. }
  875. for(i = 0; i < TxLen; i++)
  876. {
  877. SPI->DR = TxData[i];
  878. }
  879. for(RxLen = 0; RxLen < RLen; RxLen++)
  880. {
  881. while (!SPI->RXFLR)
  882. {
  883. ;
  884. }
  885. RxData[RxLen] = SPI->DR;
  886. if (TxLen < RLen)
  887. {
  888. SPI->DR = 0xff;
  889. TxLen++;
  890. }
  891. }
  892. SPI->SER = 0;
  893. break;
  894. }
  895. prvSPI[SpiID].IsBusy = 0;
  896. prvSPI[SpiID].Callback((void *)SpiID, prvSPI[SpiID].pParam);
  897. return 0;
  898. }
  899. int32_t SPI_FlashBlockTransfer(uint8_t SpiID, const uint8_t *TxData, uint32_t WLen, uint8_t *RxData, uint32_t RLen)
  900. {
  901. #ifdef __BUILD_OS__
  902. if ( (prvSPI[SpiID].DMARxStream == 0xff) || (prvSPI[SpiID].DMATxStream == 0xff) || OS_CheckInIrq() || ((prvSPI[SpiID].Speed >> 3) >= ((WLen + RLen) * 100000)))
  903. {
  904. prvSPI[SpiID].IsBlockMode = 0;
  905. #endif
  906. return prvSPI_FlashBlockTransfer(SpiID, TxData, WLen, RxData, RLen);
  907. #ifdef __BUILD_OS__
  908. }
  909. int32_t Result;
  910. uint8_t DMAMode;
  911. uint32_t Time = ((WLen + RLen) * 1000) / (prvSPI[SpiID].Speed >> 3);
  912. uint8_t *Temp = malloc(WLen + RLen);
  913. if (TxData)
  914. {
  915. memcpy(Temp, TxData, WLen);
  916. }
  917. prvSPI[SpiID].IsBlockMode = 1;
  918. if ( (prvSPI[SpiID].DMARxStream == 0xff) || (prvSPI[SpiID].DMATxStream == 0xff) )
  919. {
  920. DMAMode = 0;
  921. }
  922. else
  923. {
  924. DMAMode = 1;
  925. }
  926. Result = SPI_Transfer(SpiID, Temp, Temp, WLen + RLen, DMAMode);
  927. if (Result)
  928. {
  929. prvSPI[SpiID].IsBlockMode = 0;
  930. free(Temp);
  931. return Result;
  932. }
  933. if (OS_MutexLockWtihTime(prvSPI[SpiID].Sem, Time + 10))
  934. {
  935. free(Temp);
  936. DBG("!!!");
  937. SPI_TransferStop(SpiID);
  938. prvSPI[SpiID].IsBlockMode = 0;
  939. return -1;
  940. }
  941. memcpy(RxData, Temp + WLen, RLen);
  942. prvSPI[SpiID].IsBlockMode = 0;
  943. free(Temp);
  944. return 0;
  945. #endif
  946. }
  947. void SPI_DMATxInit(uint8_t SpiID, uint8_t Stream, uint32_t Channel)
  948. {
  949. SPI_TypeDef *SPI;
  950. HSPIM_TypeDef *HSPI;
  951. DMA_InitTypeDef DMA_InitStruct;
  952. DMA_BaseConfig(&DMA_InitStruct);
  953. DMA_InitStruct.DMA_Peripheral = prvSPI[SpiID].DMATxChannel;
  954. DMA_InitStruct.DMA_Priority = DMA_Priority_3;
  955. prvSPI[SpiID].DMATxStream = Stream;
  956. switch(SpiID)
  957. {
  958. case HSPI_ID0:
  959. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  960. if (prvSPI[SpiID].IsOnlyTx)
  961. {
  962. DMA_InitStruct.DMA_Priority = DMA_Priority_0;
  963. }
  964. DMA_InitStruct.DMA_PeripheralBurstSize = DMA_BurstSize_32;
  965. DMA_InitStruct.DMA_MemoryBurstSize = DMA_BurstSize_32;
  966. DMA_InitStruct.DMA_PeripheralBaseAddr = (uint32_t)&HSPI->WDR;
  967. break;
  968. case SPI_ID0:
  969. case SPI_ID1:
  970. case SPI_ID2:
  971. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  972. DMA_InitStruct.DMA_PeripheralBurstSize = DMA_BurstSize_8;
  973. DMA_InitStruct.DMA_MemoryBurstSize = DMA_BurstSize_8;
  974. DMA_InitStruct.DMA_PeripheralBaseAddr = (uint32_t)&SPI->DR;
  975. break;
  976. // case SPI_ID3:
  977. // SYSCTRL->PHER_CTRL |= SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  978. // break;
  979. default:
  980. return;
  981. }
  982. DMA_ConfigStream(Stream, &DMA_InitStruct);
  983. }
  984. void SPI_DMARxInit(uint8_t SpiID, uint8_t Stream, uint32_t Channel)
  985. {
  986. SPI_TypeDef *SPI;
  987. HSPIM_TypeDef *HSPI;
  988. DMA_InitTypeDef DMA_InitStruct;
  989. DMA_BaseConfig(&DMA_InitStruct);
  990. DMA_InitStruct.DMA_Peripheral = prvSPI[SpiID].DMARxChannel;
  991. DMA_InitStruct.DMA_Priority = DMA_Priority_2;
  992. prvSPI[SpiID].DMARxStream = Stream;
  993. switch(SpiID)
  994. {
  995. case HSPI_ID0:
  996. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  997. DMA_InitStruct.DMA_PeripheralBaseAddr = (uint32_t)&HSPI->RDR;
  998. break;
  999. case SPI_ID0:
  1000. case SPI_ID1:
  1001. case SPI_ID2:
  1002. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  1003. DMA_InitStruct.DMA_PeripheralBaseAddr = (uint32_t)&SPI->DR;
  1004. break;
  1005. // case SPI_ID3:
  1006. // SYSCTRL->PHER_CTRL |= SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  1007. // break;
  1008. default:
  1009. return;
  1010. }
  1011. DMA_ConfigStream(Stream, &DMA_InitStruct);
  1012. }
  1013. void SPI_TransferStop(uint8_t SpiID)
  1014. {
  1015. uint16_t Data;
  1016. ISR_Clear(prvSPI[SpiID].IrqLine);
  1017. ISR_OnOff(prvSPI[SpiID].IrqLine, 0);
  1018. SPI_TypeDef *SPI;
  1019. HSPIM_TypeDef *HSPI;
  1020. uint32_t TxLen, i;
  1021. DMA_StopStream(prvSPI[SpiID].DMATxStream);
  1022. DMA_StopStream(prvSPI[SpiID].DMARxStream);
  1023. switch(SpiID)
  1024. {
  1025. case HSPI_ID0:
  1026. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  1027. HSPI->CR0 &= ~(7 << HSPIM_CR0_PARAM_INTERRPUT_ENABLE_POS);
  1028. HSPI->FCR = (32 << HSPIM_FCR_PARAM_TRANSIMIT_FIFO_EMPTY_THRESHOULD_POS)|(32 << HSPIM_FCR_PARAM_RECEIVE_FIFO_FULL_THRESHOULD_POS)|(3 << 6)|(63);
  1029. HSPI->FCR &= ~(3 << 6);
  1030. PM_SetHardwareRunFlag(PM_HW_HSPI, 0);
  1031. break;
  1032. case SPI_ID0:
  1033. SYSCTRL->PHER_CTRL &= ~SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  1034. case SPI_ID1:
  1035. case SPI_ID2:
  1036. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  1037. while(SPI->TXFLR){;}
  1038. while(SPI->RXFLR){Data = SPI->DR;}
  1039. SPI->SER = 0;
  1040. break;
  1041. // case SPI_ID3:
  1042. // SYSCTRL->PHER_CTRL |= SYSCTRL_PHER_CTRL_SPI0_SLV_EN;
  1043. // break;
  1044. default:
  1045. return ;
  1046. }
  1047. PM_SetHardwareRunFlag(PM_HW_SPI_0 + SpiID - 1, 0);
  1048. prvSPI[SpiID].IsBusy = 0;
  1049. }
  1050. uint8_t SPI_IsTransferBusy(uint8_t SpiID)
  1051. {
  1052. return prvSPI[SpiID].IsBusy;
  1053. }
  1054. void SPI_SetNewConfig(uint8_t SpiID, uint32_t Speed, uint8_t NewMode)
  1055. {
  1056. HSPIM_TypeDef *HSPI;
  1057. SPI_TypeDef *SPI;
  1058. uint32_t div;
  1059. if (prvSPI[SpiID].IsBusy) return;
  1060. if ((prvSPI[SpiID].TargetSpeed == Speed) && (prvSPI[SpiID].SpiMode == NewMode))
  1061. {
  1062. return;
  1063. }
  1064. // DBG("speed %u->%u mode %u->%u", prvSPI[SpiID].TargetSpeed, Speed, prvSPI[SpiID].SpiMode, NewMode);
  1065. prvSPI[SpiID].TargetSpeed = Speed;
  1066. prvSPI[SpiID].SpiMode == NewMode;
  1067. switch(SpiID)
  1068. {
  1069. case HSPI_ID0:
  1070. HSPI = (HSPIM_TypeDef *)prvSPI[SpiID].RegBase;
  1071. div = (SystemCoreClock / Speed) >> 1;
  1072. HSPI->CR1 = (div << HSPIM_CR1_PARAM_BAUDRATE_POS) + 1;
  1073. prvSPI[SpiID].Speed = (SystemCoreClock >> 1) / div;
  1074. HSPI->CR0 &= ~((1 << HSPIM_CR0_PARAM_CPOL_POS)|(1 << HSPIM_CR0_PARAM_CPHA_POS));
  1075. switch(NewMode)
  1076. {
  1077. case SPI_MODE_0:
  1078. break;
  1079. case SPI_MODE_1:
  1080. HSPI->CR0 |= (1 << HSPIM_CR0_PARAM_CPHA_POS);
  1081. break;
  1082. case SPI_MODE_2:
  1083. HSPI->CR0 |= (1 << HSPIM_CR0_PARAM_CPOL_POS);
  1084. break;
  1085. case SPI_MODE_3:
  1086. HSPI->CR0 |= (1 << HSPIM_CR0_PARAM_CPOL_POS)|(1 << HSPIM_CR0_PARAM_CPHA_POS);
  1087. break;
  1088. }
  1089. break;
  1090. case SPI_ID0:
  1091. case SPI_ID1:
  1092. case SPI_ID2:
  1093. SPI = (SPI_TypeDef *)prvSPI[SpiID].RegBase;
  1094. SPI->SSIENR = 0;
  1095. div = (SystemCoreClock >> 2) / Speed;
  1096. if (div % 2) div++;
  1097. prvSPI[SpiID].Speed = (SystemCoreClock >> 2) / div;
  1098. SPI->BAUDR = div;
  1099. SPI->CTRLR0 &= ~(SPI_CTRLR0_SCPOL|SPI_CTRLR0_SCPH);
  1100. switch(NewMode)
  1101. {
  1102. case SPI_MODE_0:
  1103. break;
  1104. case SPI_MODE_1:
  1105. SPI->CTRLR0 |= SPI_CTRLR0_SCPH;
  1106. break;
  1107. case SPI_MODE_2:
  1108. SPI->CTRLR0 |= SPI_CTRLR0_SCPOL;
  1109. break;
  1110. case SPI_MODE_3:
  1111. SPI->CTRLR0 |= SPI_CTRLR0_SCPOL|SPI_CTRLR0_SCPH;
  1112. break;
  1113. }
  1114. SPI->SSIENR = 1;
  1115. break;
  1116. }
  1117. }