port.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773
  1. /*
  2. * FreeRTOS Kernel V10.4.3 LTS Patch 2
  3. * Copyright (C) 2020 Amazon.com, Inc. or its affiliates. All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a copy of
  6. * this software and associated documentation files (the "Software"), to deal in
  7. * the Software without restriction, including without limitation the rights to
  8. * use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
  9. * the Software, and to permit persons to whom the Software is furnished to do so,
  10. * subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in all
  13. * copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
  17. * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
  18. * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
  19. * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  20. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * https://www.FreeRTOS.org
  23. * https://github.com/FreeRTOS
  24. *
  25. */
  26. /*-----------------------------------------------------------
  27. * Implementation of functions defined in portable.h for the ARM CM7 port.
  28. *----------------------------------------------------------*/
  29. /* Scheduler includes. */
  30. #include "FreeRTOS.h"
  31. #include "task.h"
  32. #ifndef __VFP_FP__
  33. #error This port can only be used when the project options are configured to enable hardware floating point support.
  34. #endif
  35. #ifndef configSYSTICK_CLOCK_HZ
  36. #define configSYSTICK_CLOCK_HZ configCPU_CLOCK_HZ
  37. /* Ensure the SysTick is clocked at the same frequency as the core. */
  38. #define portNVIC_SYSTICK_CLK_BIT ( 1UL << 2UL )
  39. #else
  40. /* The way the SysTick is clocked is not modified in case it is not the same
  41. * as the core. */
  42. #define portNVIC_SYSTICK_CLK_BIT ( 0 )
  43. #endif
  44. /* Constants required to manipulate the core. Registers first... */
  45. #define portNVIC_SYSTICK_CTRL_REG ( *( ( volatile uint32_t * ) 0xe000e010 ) )
  46. #define portNVIC_SYSTICK_LOAD_REG ( *( ( volatile uint32_t * ) 0xe000e014 ) )
  47. #define portNVIC_SYSTICK_CURRENT_VALUE_REG ( *( ( volatile uint32_t * ) 0xe000e018 ) )
  48. #define portNVIC_SHPR3_REG ( *( ( volatile uint32_t * ) 0xe000ed20 ) )
  49. /* ...then bits in the registers. */
  50. #define portNVIC_SYSTICK_INT_BIT ( 1UL << 1UL )
  51. #define portNVIC_SYSTICK_ENABLE_BIT ( 1UL << 0UL )
  52. #define portNVIC_SYSTICK_COUNT_FLAG_BIT ( 1UL << 16UL )
  53. #define portNVIC_PENDSVCLEAR_BIT ( 1UL << 27UL )
  54. #define portNVIC_PEND_SYSTICK_CLEAR_BIT ( 1UL << 25UL )
  55. #define portNVIC_PENDSV_PRI ( ( ( uint32_t ) configKERNEL_INTERRUPT_PRIORITY ) << 16UL )
  56. #define portNVIC_SYSTICK_PRI ( ( ( uint32_t ) configKERNEL_INTERRUPT_PRIORITY ) << 24UL )
  57. /* Constants required to check the validity of an interrupt priority. */
  58. #define portFIRST_USER_INTERRUPT_NUMBER ( 16 )
  59. #define portNVIC_IP_REGISTERS_OFFSET_16 ( 0xE000E3F0 )
  60. #define portAIRCR_REG ( *( ( volatile uint32_t * ) 0xE000ED0C ) )
  61. #define portMAX_8_BIT_VALUE ( ( uint8_t ) 0xff )
  62. #define portTOP_BIT_OF_BYTE ( ( uint8_t ) 0x80 )
  63. #define portMAX_PRIGROUP_BITS ( ( uint8_t ) 7 )
  64. #define portPRIORITY_GROUP_MASK ( 0x07UL << 8UL )
  65. #define portPRIGROUP_SHIFT ( 8UL )
  66. /* Masks off all bits but the VECTACTIVE bits in the ICSR register. */
  67. #define portVECTACTIVE_MASK ( 0xFFUL )
  68. /* Constants required to manipulate the VFP. */
  69. #define portFPCCR ( ( volatile uint32_t * ) 0xe000ef34 ) /* Floating point context control register. */
  70. #define portASPEN_AND_LSPEN_BITS ( 0x3UL << 30UL )
  71. /* Constants required to set up the initial stack. */
  72. #define portINITIAL_XPSR ( 0x01000000 )
  73. #define portINITIAL_EXC_RETURN ( 0xfffffffd )
  74. /* The systick is a 24-bit counter. */
  75. #define portMAX_24_BIT_NUMBER ( 0xffffffUL )
  76. /* For strict compliance with the Cortex-M spec the task start address should
  77. * have bit-0 clear, as it is loaded into the PC on exit from an ISR. */
  78. #define portSTART_ADDRESS_MASK ( ( StackType_t ) 0xfffffffeUL )
  79. /* A fiddle factor to estimate the number of SysTick counts that would have
  80. * occurred while the SysTick counter is stopped during tickless idle
  81. * calculations. */
  82. #define portMISSED_COUNTS_FACTOR ( 45UL )
  83. /* Let the user override the pre-loading of the initial LR with the address of
  84. * prvTaskExitError() in case it messes up unwinding of the stack in the
  85. * debugger. */
  86. #ifdef configTASK_RETURN_ADDRESS
  87. #define portTASK_RETURN_ADDRESS configTASK_RETURN_ADDRESS
  88. #else
  89. #define portTASK_RETURN_ADDRESS prvTaskExitError
  90. #endif
  91. /*
  92. * Setup the timer to generate the tick interrupts. The implementation in this
  93. * file is weak to allow application writers to change the timer used to
  94. * generate the tick interrupt.
  95. */
  96. void vPortSetupTimerInterrupt( void );
  97. /*
  98. * Exception handlers.
  99. */
  100. void xPortPendSVHandler( void ) __attribute__( ( naked ) );
  101. void xPortSysTickHandler( void );
  102. void vPortSVCHandler( void ) __attribute__( ( naked ) );
  103. /*
  104. * Start first task is a separate function so it can be tested in isolation.
  105. */
  106. static void prvPortStartFirstTask( void ) __attribute__( ( naked ) );
  107. /*
  108. * Function to enable the VFP.
  109. */
  110. static void vPortEnableVFP( void ) __attribute__( ( naked ) );
  111. /*
  112. * Used to catch tasks that attempt to return from their implementing function.
  113. */
  114. static void prvTaskExitError( void );
  115. /*-----------------------------------------------------------*/
  116. /* Each task maintains its own interrupt status in the critical nesting
  117. * variable. */
  118. static UBaseType_t uxCriticalNesting = 0xaaaaaaaa;
  119. /*
  120. * The number of SysTick increments that make up one tick period.
  121. */
  122. #if ( configUSE_TICKLESS_IDLE == 1 )
  123. static uint32_t ulTimerCountsForOneTick = 0;
  124. #endif /* configUSE_TICKLESS_IDLE */
  125. /*
  126. * The maximum number of tick periods that can be suppressed is limited by the
  127. * 24 bit resolution of the SysTick timer.
  128. */
  129. #if ( configUSE_TICKLESS_IDLE == 1 )
  130. static uint32_t xMaximumPossibleSuppressedTicks = 0;
  131. #endif /* configUSE_TICKLESS_IDLE */
  132. /*
  133. * Compensate for the CPU cycles that pass while the SysTick is stopped (low
  134. * power functionality only.
  135. */
  136. #if ( configUSE_TICKLESS_IDLE == 1 )
  137. static uint32_t ulStoppedTimerCompensation = 0;
  138. #endif /* configUSE_TICKLESS_IDLE */
  139. /*
  140. * Used by the portASSERT_IF_INTERRUPT_PRIORITY_INVALID() macro to ensure
  141. * FreeRTOS API functions are not called from interrupts that have been assigned
  142. * a priority above configMAX_SYSCALL_INTERRUPT_PRIORITY.
  143. */
  144. #if ( configASSERT_DEFINED == 1 )
  145. static uint8_t ucMaxSysCallPriority = 0;
  146. static uint32_t ulMaxPRIGROUPValue = 0;
  147. static const volatile uint8_t * const pcInterruptPriorityRegisters = ( const volatile uint8_t * const ) portNVIC_IP_REGISTERS_OFFSET_16;
  148. #endif /* configASSERT_DEFINED */
  149. /*-----------------------------------------------------------*/
  150. /*
  151. * See header file for description.
  152. */
  153. StackType_t * pxPortInitialiseStack( StackType_t * pxTopOfStack,
  154. TaskFunction_t pxCode,
  155. void * pvParameters )
  156. {
  157. /* Simulate the stack frame as it would be created by a context switch
  158. * interrupt. */
  159. /* Offset added to account for the way the MCU uses the stack on entry/exit
  160. * of interrupts, and to ensure alignment. */
  161. pxTopOfStack--;
  162. *pxTopOfStack = portINITIAL_XPSR; /* xPSR */
  163. pxTopOfStack--;
  164. *pxTopOfStack = ( ( StackType_t ) pxCode ) & portSTART_ADDRESS_MASK; /* PC */
  165. pxTopOfStack--;
  166. *pxTopOfStack = ( StackType_t ) portTASK_RETURN_ADDRESS; /* LR */
  167. /* Save code space by skipping register initialisation. */
  168. pxTopOfStack -= 5; /* R12, R3, R2 and R1. */
  169. *pxTopOfStack = ( StackType_t ) pvParameters; /* R0 */
  170. /* A save method is being used that requires each task to maintain its
  171. * own exec return value. */
  172. pxTopOfStack--;
  173. *pxTopOfStack = portINITIAL_EXC_RETURN;
  174. pxTopOfStack -= 8; /* R11, R10, R9, R8, R7, R6, R5 and R4. */
  175. return pxTopOfStack;
  176. }
  177. /*-----------------------------------------------------------*/
  178. static void prvTaskExitError( void )
  179. {
  180. volatile uint32_t ulDummy = 0;
  181. /* A function that implements a task must not exit or attempt to return to
  182. * its caller as there is nothing to return to. If a task wants to exit it
  183. * should instead call vTaskDelete( NULL ).
  184. *
  185. * Artificially force an assert() to be triggered if configASSERT() is
  186. * defined, then stop here so application writers can catch the error. */
  187. configASSERT( uxCriticalNesting == ~0UL );
  188. portDISABLE_INTERRUPTS();
  189. while( ulDummy == 0 )
  190. {
  191. /* This file calls prvTaskExitError() after the scheduler has been
  192. * started to remove a compiler warning about the function being defined
  193. * but never called. ulDummy is used purely to quieten other warnings
  194. * about code appearing after this function is called - making ulDummy
  195. * volatile makes the compiler think the function could return and
  196. * therefore not output an 'unreachable code' warning for code that appears
  197. * after it. */
  198. }
  199. }
  200. /*-----------------------------------------------------------*/
  201. void vPortSVCHandler( void )
  202. {
  203. __asm volatile (
  204. " ldr r3, pxCurrentTCBConst2 \n"/* Restore the context. */
  205. " ldr r1, [r3] \n"/* Use pxCurrentTCBConst to get the pxCurrentTCB address. */
  206. " ldr r0, [r1] \n"/* The first item in pxCurrentTCB is the task top of stack. */
  207. " ldmia r0!, {r4-r11, r14} \n"/* Pop the registers that are not automatically saved on exception entry and the critical nesting count. */
  208. " msr psp, r0 \n"/* Restore the task stack pointer. */
  209. " isb \n"
  210. " mov r0, #0 \n"
  211. " msr basepri, r0 \n"
  212. " bx r14 \n"
  213. " \n"
  214. " .align 4 \n"
  215. "pxCurrentTCBConst2: .word pxCurrentTCB \n"
  216. );
  217. }
  218. /*-----------------------------------------------------------*/
  219. static void prvPortStartFirstTask( void )
  220. {
  221. /* Start the first task. This also clears the bit that indicates the FPU is
  222. * in use in case the FPU was used before the scheduler was started - which
  223. * would otherwise result in the unnecessary leaving of space in the SVC stack
  224. * for lazy saving of FPU registers. */
  225. __asm volatile (
  226. " ldr r0, =0xE000ED08 \n"/* Use the NVIC offset register to locate the stack. */
  227. " ldr r0, [r0] \n"
  228. " ldr r0, [r0] \n"
  229. " msr msp, r0 \n"/* Set the msp back to the start of the stack. */
  230. " mov r0, #0 \n"/* Clear the bit that indicates the FPU is in use, see comment above. */
  231. " msr control, r0 \n"
  232. " cpsie i \n"/* Globally enable interrupts. */
  233. " cpsie f \n"
  234. " dsb \n"
  235. " isb \n"
  236. " svc 0 \n"/* System call to start first task. */
  237. " nop \n"
  238. " .ltorg \n"
  239. );
  240. }
  241. /*-----------------------------------------------------------*/
  242. /*
  243. * See header file for description.
  244. */
  245. BaseType_t xPortStartScheduler( void )
  246. {
  247. /* configMAX_SYSCALL_INTERRUPT_PRIORITY must not be set to 0.
  248. * See https://www.FreeRTOS.org/RTOS-Cortex-M3-M4.html */
  249. configASSERT( configMAX_SYSCALL_INTERRUPT_PRIORITY );
  250. #if ( configASSERT_DEFINED == 1 )
  251. {
  252. volatile uint32_t ulOriginalPriority;
  253. volatile uint8_t * const pucFirstUserPriorityRegister = ( volatile uint8_t * const ) ( portNVIC_IP_REGISTERS_OFFSET_16 + portFIRST_USER_INTERRUPT_NUMBER );
  254. volatile uint8_t ucMaxPriorityValue;
  255. /* Determine the maximum priority from which ISR safe FreeRTOS API
  256. * functions can be called. ISR safe functions are those that end in
  257. * "FromISR". FreeRTOS maintains separate thread and ISR API functions to
  258. * ensure interrupt entry is as fast and simple as possible.
  259. *
  260. * Save the interrupt priority value that is about to be clobbered. */
  261. ulOriginalPriority = *pucFirstUserPriorityRegister;
  262. /* Determine the number of priority bits available. First write to all
  263. * possible bits. */
  264. *pucFirstUserPriorityRegister = portMAX_8_BIT_VALUE;
  265. /* Read the value back to see how many bits stuck. */
  266. ucMaxPriorityValue = *pucFirstUserPriorityRegister;
  267. /* Use the same mask on the maximum system call priority. */
  268. ucMaxSysCallPriority = configMAX_SYSCALL_INTERRUPT_PRIORITY & ucMaxPriorityValue;
  269. /* Calculate the maximum acceptable priority group value for the number
  270. * of bits read back. */
  271. ulMaxPRIGROUPValue = portMAX_PRIGROUP_BITS;
  272. while( ( ucMaxPriorityValue & portTOP_BIT_OF_BYTE ) == portTOP_BIT_OF_BYTE )
  273. {
  274. ulMaxPRIGROUPValue--;
  275. ucMaxPriorityValue <<= ( uint8_t ) 0x01;
  276. }
  277. #ifdef __NVIC_PRIO_BITS
  278. {
  279. /* Check the CMSIS configuration that defines the number of
  280. * priority bits matches the number of priority bits actually queried
  281. * from the hardware. */
  282. configASSERT( ( portMAX_PRIGROUP_BITS - ulMaxPRIGROUPValue ) == __NVIC_PRIO_BITS );
  283. }
  284. #endif
  285. #ifdef configPRIO_BITS
  286. {
  287. /* Check the FreeRTOS configuration that defines the number of
  288. * priority bits matches the number of priority bits actually queried
  289. * from the hardware. */
  290. configASSERT( ( portMAX_PRIGROUP_BITS - ulMaxPRIGROUPValue ) == configPRIO_BITS );
  291. }
  292. #endif
  293. /* Shift the priority group value back to its position within the AIRCR
  294. * register. */
  295. ulMaxPRIGROUPValue <<= portPRIGROUP_SHIFT;
  296. ulMaxPRIGROUPValue &= portPRIORITY_GROUP_MASK;
  297. /* Restore the clobbered interrupt priority register to its original
  298. * value. */
  299. *pucFirstUserPriorityRegister = ulOriginalPriority;
  300. }
  301. #endif /* conifgASSERT_DEFINED */
  302. /* Make PendSV and SysTick the lowest priority interrupts. */
  303. portNVIC_SHPR3_REG |= portNVIC_PENDSV_PRI;
  304. portNVIC_SHPR3_REG |= portNVIC_SYSTICK_PRI;
  305. /* Start the timer that generates the tick ISR. Interrupts are disabled
  306. * here already. */
  307. vPortSetupTimerInterrupt();
  308. /* Initialise the critical nesting count ready for the first task. */
  309. uxCriticalNesting = 0;
  310. /* Ensure the VFP is enabled - it should be anyway. */
  311. vPortEnableVFP();
  312. /* Lazy save always. */
  313. *( portFPCCR ) |= portASPEN_AND_LSPEN_BITS;
  314. /* Start the first task. */
  315. prvPortStartFirstTask();
  316. /* Should never get here as the tasks will now be executing! Call the task
  317. * exit error function to prevent compiler warnings about a static function
  318. * not being called in the case that the application writer overrides this
  319. * functionality by defining configTASK_RETURN_ADDRESS. Call
  320. * vTaskSwitchContext() so link time optimisation does not remove the
  321. * symbol. */
  322. vTaskSwitchContext();
  323. prvTaskExitError();
  324. /* Should not get here! */
  325. return 0;
  326. }
  327. /*-----------------------------------------------------------*/
  328. void vPortEndScheduler( void )
  329. {
  330. /* Not implemented in ports where there is nothing to return to.
  331. * Artificially force an assert. */
  332. configASSERT( uxCriticalNesting == 1000UL );
  333. }
  334. /*-----------------------------------------------------------*/
  335. void vPortEnterCritical( void )
  336. {
  337. portDISABLE_INTERRUPTS();
  338. uxCriticalNesting++;
  339. /* This is not the interrupt safe version of the enter critical function so
  340. * assert() if it is being called from an interrupt context. Only API
  341. * functions that end in "FromISR" can be used in an interrupt. Only assert if
  342. * the critical nesting count is 1 to protect against recursive calls if the
  343. * assert function also uses a critical section. */
  344. if( uxCriticalNesting == 1 )
  345. {
  346. configASSERT( ( portNVIC_INT_CTRL_REG & portVECTACTIVE_MASK ) == 0 );
  347. }
  348. }
  349. /*-----------------------------------------------------------*/
  350. void vPortExitCritical( void )
  351. {
  352. configASSERT( uxCriticalNesting );
  353. uxCriticalNesting--;
  354. if( uxCriticalNesting == 0 )
  355. {
  356. portENABLE_INTERRUPTS();
  357. }
  358. }
  359. /*-----------------------------------------------------------*/
  360. void xPortPendSVHandler( void )
  361. {
  362. /* This is a naked function. */
  363. __asm volatile
  364. (
  365. " mrs r0, psp \n"
  366. " isb \n"
  367. " \n"
  368. " ldr r3, pxCurrentTCBConst \n"/* Get the location of the current TCB. */
  369. " ldr r2, [r3] \n"
  370. " \n"
  371. " tst r14, #0x10 \n"/* Is the task using the FPU context? If so, push high vfp registers. */
  372. " it eq \n"
  373. " vstmdbeq r0!, {s16-s31} \n"
  374. " \n"
  375. " stmdb r0!, {r4-r11, r14} \n"/* Save the core registers. */
  376. " str r0, [r2] \n"/* Save the new top of stack into the first member of the TCB. */
  377. " \n"
  378. " stmdb sp!, {r0, r3} \n"
  379. " mov r0, %0 \n"
  380. " cpsid i \n"/* Errata workaround. */
  381. " msr basepri, r0 \n"
  382. " dsb \n"
  383. " isb \n"
  384. " cpsie i \n"/* Errata workaround. */
  385. " bl vTaskSwitchContext \n"
  386. " mov r0, #0 \n"
  387. " msr basepri, r0 \n"
  388. " ldmia sp!, {r0, r3} \n"
  389. " \n"
  390. " ldr r1, [r3] \n"/* The first item in pxCurrentTCB is the task top of stack. */
  391. " ldr r0, [r1] \n"
  392. " \n"
  393. " ldmia r0!, {r4-r11, r14} \n"/* Pop the core registers. */
  394. " \n"
  395. " tst r14, #0x10 \n"/* Is the task using the FPU context? If so, pop the high vfp registers too. */
  396. " it eq \n"
  397. " vldmiaeq r0!, {s16-s31} \n"
  398. " \n"
  399. " msr psp, r0 \n"
  400. " isb \n"
  401. " \n"
  402. #ifdef WORKAROUND_PMU_CM001 /* XMC4000 specific errata workaround. */
  403. #if WORKAROUND_PMU_CM001 == 1
  404. " push { r14 } \n"
  405. " pop { pc } \n"
  406. #endif
  407. #endif
  408. " \n"
  409. " bx r14 \n"
  410. " \n"
  411. " .align 4 \n"
  412. "pxCurrentTCBConst: .word pxCurrentTCB \n"
  413. ::"i" ( configMAX_SYSCALL_INTERRUPT_PRIORITY )
  414. );
  415. }
  416. /*-----------------------------------------------------------*/
  417. void xPortSysTickHandler( void )
  418. {
  419. /* The SysTick runs at the lowest interrupt priority, so when this interrupt
  420. * executes all interrupts must be unmasked. There is therefore no need to
  421. * save and then restore the interrupt mask value as its value is already
  422. * known. */
  423. portDISABLE_INTERRUPTS();
  424. {
  425. /* Increment the RTOS tick. */
  426. if( xTaskIncrementTick() != pdFALSE )
  427. {
  428. /* A context switch is required. Context switching is performed in
  429. * the PendSV interrupt. Pend the PendSV interrupt. */
  430. portNVIC_INT_CTRL_REG = portNVIC_PENDSVSET_BIT;
  431. }
  432. }
  433. portENABLE_INTERRUPTS();
  434. }
  435. /*-----------------------------------------------------------*/
  436. #if ( configUSE_TICKLESS_IDLE == 1 )
  437. __attribute__( ( weak ) ) void vPortSuppressTicksAndSleep( TickType_t xExpectedIdleTime )
  438. {
  439. uint32_t ulReloadValue, ulCompleteTickPeriods, ulCompletedSysTickDecrements;
  440. TickType_t xModifiableIdleTime;
  441. /* Make sure the SysTick reload value does not overflow the counter. */
  442. if( xExpectedIdleTime > xMaximumPossibleSuppressedTicks )
  443. {
  444. xExpectedIdleTime = xMaximumPossibleSuppressedTicks;
  445. }
  446. /* Stop the SysTick momentarily. The time the SysTick is stopped for
  447. * is accounted for as best it can be, but using the tickless mode will
  448. * inevitably result in some tiny drift of the time maintained by the
  449. * kernel with respect to calendar time. */
  450. portNVIC_SYSTICK_CTRL_REG &= ~portNVIC_SYSTICK_ENABLE_BIT;
  451. /* Calculate the reload value required to wait xExpectedIdleTime
  452. * tick periods. -1 is used because this code will execute part way
  453. * through one of the tick periods. */
  454. ulReloadValue = portNVIC_SYSTICK_CURRENT_VALUE_REG + ( ulTimerCountsForOneTick * ( xExpectedIdleTime - 1UL ) );
  455. if( ulReloadValue > ulStoppedTimerCompensation )
  456. {
  457. ulReloadValue -= ulStoppedTimerCompensation;
  458. }
  459. /* Enter a critical section but don't use the taskENTER_CRITICAL()
  460. * method as that will mask interrupts that should exit sleep mode. */
  461. __asm volatile ( "cpsid i" ::: "memory" );
  462. __asm volatile ( "dsb" );
  463. __asm volatile ( "isb" );
  464. /* If a context switch is pending or a task is waiting for the scheduler
  465. * to be unsuspended then abandon the low power entry. */
  466. if( eTaskConfirmSleepModeStatus() == eAbortSleep )
  467. {
  468. /* Restart from whatever is left in the count register to complete
  469. * this tick period. */
  470. portNVIC_SYSTICK_LOAD_REG = portNVIC_SYSTICK_CURRENT_VALUE_REG;
  471. /* Restart SysTick. */
  472. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  473. /* Reset the reload register to the value required for normal tick
  474. * periods. */
  475. portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
  476. /* Re-enable interrupts - see comments above the cpsid instruction()
  477. * above. */
  478. __asm volatile ( "cpsie i" ::: "memory" );
  479. }
  480. else
  481. {
  482. /* Set the new reload value. */
  483. portNVIC_SYSTICK_LOAD_REG = ulReloadValue;
  484. /* Clear the SysTick count flag and set the count value back to
  485. * zero. */
  486. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  487. /* Restart SysTick. */
  488. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  489. /* Sleep until something happens. configPRE_SLEEP_PROCESSING() can
  490. * set its parameter to 0 to indicate that its implementation contains
  491. * its own wait for interrupt or wait for event instruction, and so wfi
  492. * should not be executed again. However, the original expected idle
  493. * time variable must remain unmodified, so a copy is taken. */
  494. xModifiableIdleTime = xExpectedIdleTime;
  495. configPRE_SLEEP_PROCESSING( xModifiableIdleTime );
  496. if( xModifiableIdleTime > 0 )
  497. {
  498. __asm volatile ( "dsb" ::: "memory" );
  499. __asm volatile ( "wfi" );
  500. __asm volatile ( "isb" );
  501. }
  502. configPOST_SLEEP_PROCESSING( xExpectedIdleTime );
  503. /* Re-enable interrupts to allow the interrupt that brought the MCU
  504. * out of sleep mode to execute immediately. see comments above
  505. * __disable_interrupt() call above. */
  506. __asm volatile ( "cpsie i" ::: "memory" );
  507. __asm volatile ( "dsb" );
  508. __asm volatile ( "isb" );
  509. /* Disable interrupts again because the clock is about to be stopped
  510. * and interrupts that execute while the clock is stopped will increase
  511. * any slippage between the time maintained by the RTOS and calendar
  512. * time. */
  513. __asm volatile ( "cpsid i" ::: "memory" );
  514. __asm volatile ( "dsb" );
  515. __asm volatile ( "isb" );
  516. /* Disable the SysTick clock without reading the
  517. * portNVIC_SYSTICK_CTRL_REG register to ensure the
  518. * portNVIC_SYSTICK_COUNT_FLAG_BIT is not cleared if it is set. Again,
  519. * the time the SysTick is stopped for is accounted for as best it can
  520. * be, but using the tickless mode will inevitably result in some tiny
  521. * drift of the time maintained by the kernel with respect to calendar
  522. * time*/
  523. portNVIC_SYSTICK_CTRL_REG = ( portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT );
  524. /* Determine if the SysTick clock has already counted to zero and
  525. * been set back to the current reload value (the reload back being
  526. * correct for the entire expected idle time) or if the SysTick is yet
  527. * to count to zero (in which case an interrupt other than the SysTick
  528. * must have brought the system out of sleep mode). */
  529. if( ( portNVIC_SYSTICK_CTRL_REG & portNVIC_SYSTICK_COUNT_FLAG_BIT ) != 0 )
  530. {
  531. uint32_t ulCalculatedLoadValue;
  532. /* The tick interrupt is already pending, and the SysTick count
  533. * reloaded with ulReloadValue. Reset the
  534. * portNVIC_SYSTICK_LOAD_REG with whatever remains of this tick
  535. * period. */
  536. ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL ) - ( ulReloadValue - portNVIC_SYSTICK_CURRENT_VALUE_REG );
  537. /* Don't allow a tiny value, or values that have somehow
  538. * underflowed because the post sleep hook did something
  539. * that took too long. */
  540. if( ( ulCalculatedLoadValue < ulStoppedTimerCompensation ) || ( ulCalculatedLoadValue > ulTimerCountsForOneTick ) )
  541. {
  542. ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL );
  543. }
  544. portNVIC_SYSTICK_LOAD_REG = ulCalculatedLoadValue;
  545. /* As the pending tick will be processed as soon as this
  546. * function exits, the tick value maintained by the tick is stepped
  547. * forward by one less than the time spent waiting. */
  548. ulCompleteTickPeriods = xExpectedIdleTime - 1UL;
  549. }
  550. else
  551. {
  552. /* Something other than the tick interrupt ended the sleep.
  553. * Work out how long the sleep lasted rounded to complete tick
  554. * periods (not the ulReload value which accounted for part
  555. * ticks). */
  556. ulCompletedSysTickDecrements = ( xExpectedIdleTime * ulTimerCountsForOneTick ) - portNVIC_SYSTICK_CURRENT_VALUE_REG;
  557. /* How many complete tick periods passed while the processor
  558. * was waiting? */
  559. ulCompleteTickPeriods = ulCompletedSysTickDecrements / ulTimerCountsForOneTick;
  560. /* The reload value is set to whatever fraction of a single tick
  561. * period remains. */
  562. portNVIC_SYSTICK_LOAD_REG = ( ( ulCompleteTickPeriods + 1UL ) * ulTimerCountsForOneTick ) - ulCompletedSysTickDecrements;
  563. }
  564. /* Restart SysTick so it runs from portNVIC_SYSTICK_LOAD_REG
  565. * again, then set portNVIC_SYSTICK_LOAD_REG back to its standard
  566. * value. */
  567. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  568. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  569. vTaskStepTick( ulCompleteTickPeriods );
  570. portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
  571. /* Exit with interrupts enabled. */
  572. __asm volatile ( "cpsie i" ::: "memory" );
  573. }
  574. }
  575. #endif /* #if configUSE_TICKLESS_IDLE */
  576. /*-----------------------------------------------------------*/
  577. /*
  578. * Setup the systick timer to generate the tick interrupts at the required
  579. * frequency.
  580. */
  581. __attribute__( ( weak ) ) void vPortSetupTimerInterrupt( void )
  582. {
  583. /* Calculate the constants required to configure the tick interrupt. */
  584. #if ( configUSE_TICKLESS_IDLE == 1 )
  585. {
  586. ulTimerCountsForOneTick = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ );
  587. xMaximumPossibleSuppressedTicks = portMAX_24_BIT_NUMBER / ulTimerCountsForOneTick;
  588. ulStoppedTimerCompensation = portMISSED_COUNTS_FACTOR / ( configCPU_CLOCK_HZ / configSYSTICK_CLOCK_HZ );
  589. }
  590. #endif /* configUSE_TICKLESS_IDLE */
  591. /* Stop and clear the SysTick. */
  592. portNVIC_SYSTICK_CTRL_REG = 0UL;
  593. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  594. /* Configure SysTick to interrupt at the requested rate. */
  595. portNVIC_SYSTICK_LOAD_REG = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ ) - 1UL;
  596. portNVIC_SYSTICK_CTRL_REG = ( portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT | portNVIC_SYSTICK_ENABLE_BIT );
  597. }
  598. /*-----------------------------------------------------------*/
  599. /* This is a naked function. */
  600. static void vPortEnableVFP( void )
  601. {
  602. __asm volatile
  603. (
  604. " ldr.w r0, =0xE000ED88 \n"/* The FPU enable bits are in the CPACR. */
  605. " ldr r1, [r0] \n"
  606. " \n"
  607. " orr r1, r1, #( 0xf << 20 ) \n"/* Enable CP10 and CP11 coprocessors, then save back. */
  608. " str r1, [r0] \n"
  609. " bx r14 \n"
  610. " .ltorg \n"
  611. );
  612. }
  613. /*-----------------------------------------------------------*/
  614. #if ( configASSERT_DEFINED == 1 )
  615. void vPortValidateInterruptPriority( void )
  616. {
  617. uint32_t ulCurrentInterrupt;
  618. uint8_t ucCurrentPriority;
  619. /* Obtain the number of the currently executing interrupt. */
  620. __asm volatile ( "mrs %0, ipsr" : "=r" ( ulCurrentInterrupt )::"memory" );
  621. /* Is the interrupt number a user defined interrupt? */
  622. if( ulCurrentInterrupt >= portFIRST_USER_INTERRUPT_NUMBER )
  623. {
  624. /* Look up the interrupt's priority. */
  625. ucCurrentPriority = pcInterruptPriorityRegisters[ ulCurrentInterrupt ];
  626. /* The following assertion will fail if a service routine (ISR) for
  627. * an interrupt that has been assigned a priority above
  628. * configMAX_SYSCALL_INTERRUPT_PRIORITY calls an ISR safe FreeRTOS API
  629. * function. ISR safe FreeRTOS API functions must *only* be called
  630. * from interrupts that have been assigned a priority at or below
  631. * configMAX_SYSCALL_INTERRUPT_PRIORITY.
  632. *
  633. * Numerically low interrupt priority numbers represent logically high
  634. * interrupt priorities, therefore the priority of the interrupt must
  635. * be set to a value equal to or numerically *higher* than
  636. * configMAX_SYSCALL_INTERRUPT_PRIORITY.
  637. *
  638. * Interrupts that use the FreeRTOS API must not be left at their
  639. * default priority of zero as that is the highest possible priority,
  640. * which is guaranteed to be above configMAX_SYSCALL_INTERRUPT_PRIORITY,
  641. * and therefore also guaranteed to be invalid.
  642. *
  643. * FreeRTOS maintains separate thread and ISR API functions to ensure
  644. * interrupt entry is as fast and simple as possible.
  645. *
  646. * The following links provide detailed information:
  647. * https://www.FreeRTOS.org/RTOS-Cortex-M3-M4.html
  648. * https://www.FreeRTOS.org/FAQHelp.html */
  649. configASSERT( ucCurrentPriority >= ucMaxSysCallPriority );
  650. }
  651. /* Priority grouping: The interrupt controller (NVIC) allows the bits
  652. * that define each interrupt's priority to be split between bits that
  653. * define the interrupt's pre-emption priority bits and bits that define
  654. * the interrupt's sub-priority. For simplicity all bits must be defined
  655. * to be pre-emption priority bits. The following assertion will fail if
  656. * this is not the case (if some bits represent a sub-priority).
  657. *
  658. * If the application only uses CMSIS libraries for interrupt
  659. * configuration then the correct setting can be achieved on all Cortex-M
  660. * devices by calling NVIC_SetPriorityGrouping( 0 ); before starting the
  661. * scheduler. Note however that some vendor specific peripheral libraries
  662. * assume a non-zero priority group setting, in which cases using a value
  663. * of zero will result in unpredictable behaviour. */
  664. configASSERT( ( portAIRCR_REG & portPRIORITY_GROUP_MASK ) <= ulMaxPRIGROUPValue );
  665. }
  666. #endif /* configASSERT_DEFINED */