luat_pwm_air101.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. #include "luat_base.h"
  2. #include "luat_pwm.h"
  3. #define LUAT_LOG_TAG "luat.pwm"
  4. #include "luat_log.h"
  5. #include "wm_type_def.h"
  6. #include "wm_cpu.h"
  7. #include "wm_regs.h"
  8. #include "wm_dma.h"
  9. #include "wm_pwm.h"
  10. #include "wm_io.h"
  11. #include "luat_msgbus.h"
  12. uint32_t pwmDmaCap0[10]={0};
  13. uint32_t pwmDmaCap4[10]={0};
  14. int l_pwm_dma_capture(lua_State *L, void* ptr) {
  15. int pwmH,pwmL,pulse;
  16. // 给 sys.publish方法发送数据
  17. rtos_msg_t* msg = (rtos_msg_t*)lua_topointer(L, -1);
  18. int channel = msg->arg1;
  19. if (channel ==0){
  20. pwmH = (int)(pwmDmaCap0[5]>>16);
  21. pwmL = (int)(pwmDmaCap0[5]&0x0000ffff);
  22. pulse = pwmH*100/(pwmH+pwmL);
  23. }else if(channel ==4){
  24. pwmH = (int)(pwmDmaCap4[5]>>16);
  25. pwmL = (int)(pwmDmaCap4[5]&0x0000ffff);
  26. pulse = pwmH*100/(pwmH+pwmL);
  27. }
  28. lua_getglobal(L, "sys_pub");
  29. if (lua_isnil(L, -1)) {
  30. lua_pushinteger(L, 0);
  31. return 1;
  32. }
  33. lua_pushstring(L, "PWM_CAPTURE");
  34. lua_pushinteger(L, channel);
  35. lua_pushinteger(L, pulse);
  36. lua_pushinteger(L, pwmH);
  37. lua_pushinteger(L, pwmL);
  38. lua_call(L, 5, 0);
  39. return 0;
  40. }
  41. static void pwm_dma_callback(void * channel)
  42. {
  43. rtos_msg_t msg={0};
  44. msg.handler = l_pwm_dma_capture;
  45. msg.arg1 = (int)channel;
  46. luat_msgbus_put(&msg, 0);
  47. tls_pwm_stop(channel);
  48. }
  49. // @return -1 打开失败。 0 打开成功
  50. int luat_pwm_open(int channel, size_t period, size_t pulse,int pnum) {
  51. int ret = -1;
  52. switch (channel)
  53. {
  54. #ifdef AIR101
  55. case 0:
  56. wm_pwm0_config(WM_IO_PB_00);
  57. break;
  58. case 1:
  59. wm_pwm1_config(WM_IO_PB_01);
  60. break;
  61. case 2:
  62. wm_pwm2_config(WM_IO_PB_02);
  63. break;
  64. case 3:
  65. wm_pwm3_config(WM_IO_PB_03);
  66. break;
  67. case 4:
  68. wm_pwm4_config(WM_IO_PA_07);
  69. break;
  70. #else
  71. case 00:
  72. wm_pwm0_config(WM_IO_PB_00);
  73. break;
  74. case 10:
  75. wm_pwm0_config(WM_IO_PA_10);
  76. break;
  77. case 20:
  78. wm_pwm0_config(WM_IO_PB_12);
  79. break;
  80. case 30:
  81. wm_pwm0_config(WM_IO_PA_02);
  82. break;
  83. case 01:
  84. wm_pwm1_config(WM_IO_PB_01);
  85. break;
  86. case 11:
  87. wm_pwm1_config(WM_IO_PA_11);
  88. break;
  89. case 21:
  90. wm_pwm1_config(WM_IO_PB_13);
  91. break;
  92. case 31:
  93. wm_pwm1_config(WM_IO_PA_03);
  94. break;
  95. case 02:
  96. wm_pwm2_config(WM_IO_PB_02);
  97. break;
  98. case 12:
  99. wm_pwm2_config(WM_IO_PA_12);
  100. break;
  101. case 22:
  102. wm_pwm2_config(WM_IO_PB_14);
  103. break;
  104. case 32:
  105. wm_pwm2_config(WM_IO_PB_24);
  106. break;
  107. case 03:
  108. wm_pwm3_config(WM_IO_PB_03);
  109. break;
  110. case 13:
  111. wm_pwm3_config(WM_IO_PA_13);
  112. break;
  113. case 23:
  114. wm_pwm3_config(WM_IO_PB_15);
  115. break;
  116. case 33:
  117. wm_pwm3_config(WM_IO_PB_25);
  118. break;
  119. case 04:
  120. wm_pwm4_config(WM_IO_PA_07);
  121. break;
  122. case 14:
  123. wm_pwm4_config(WM_IO_PA_14);
  124. break;
  125. case 24:
  126. wm_pwm4_config(WM_IO_PB_16);
  127. break;
  128. case 34:
  129. wm_pwm4_config(WM_IO_PB_26);
  130. break;
  131. #endif
  132. // TODO 再选一组PWM0~PWM4
  133. default:
  134. break;
  135. }
  136. #ifdef AIR103
  137. channel = channel%10;
  138. #endif
  139. tls_pwm_stop(channel);
  140. ret = tls_pwm_init(channel, period, pulse*2.55, pnum);
  141. if(ret != WM_SUCCESS)
  142. return ret;
  143. tls_pwm_start(channel);
  144. return 0;
  145. }
  146. int luat_pwm_capture(int channel,int freq) {
  147. uint8_t dmaCh;
  148. struct tls_dma_descriptor DmaDesc;
  149. tls_sys_clk sysclk;
  150. tls_sys_clk_get(&sysclk);
  151. switch (channel){
  152. #ifdef AIR101
  153. case 0:
  154. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  155. wm_pwm0_config(WM_IO_PB_00);
  156. tls_pwm_stop(channel);
  157. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  158. DmaDesc.src_addr = HR_PWM_CAPDAT;
  159. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  160. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  161. DmaDesc.valid = TLS_DMA_DESC_VALID;
  162. DmaDesc.next = NULL;
  163. tls_dma_start(dmaCh, &DmaDesc, 0);
  164. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  165. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  166. tls_pwm_start(channel);
  167. return 0;
  168. case 4:
  169. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  170. wm_pwm4_config(WM_IO_PA_07);
  171. tls_pwm_stop(channel);
  172. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  173. DmaDesc.src_addr = HR_PWM_CAPDAT;
  174. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  175. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  176. DmaDesc.valid = TLS_DMA_DESC_VALID;
  177. DmaDesc.next = NULL;
  178. tls_dma_start(dmaCh, &DmaDesc, 0);
  179. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  180. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  181. tls_pwm_start(channel);
  182. return 0;
  183. #else
  184. case 00:
  185. channel = channel%10;
  186. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  187. wm_pwm0_config(WM_IO_PB_00);
  188. tls_pwm_stop(channel);
  189. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  190. DmaDesc.src_addr = HR_PWM_CAPDAT;
  191. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  192. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  193. DmaDesc.valid = TLS_DMA_DESC_VALID;
  194. DmaDesc.next = NULL;
  195. tls_dma_start(dmaCh, &DmaDesc, 0);
  196. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  197. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  198. tls_pwm_start(channel);
  199. return 0;
  200. case 10:
  201. channel = channel%10;
  202. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  203. wm_pwm0_config(WM_IO_PB_19);
  204. tls_pwm_stop(channel);
  205. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  206. DmaDesc.src_addr = HR_PWM_CAPDAT;
  207. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  208. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  209. DmaDesc.valid = TLS_DMA_DESC_VALID;
  210. DmaDesc.next = NULL;
  211. tls_dma_start(dmaCh, &DmaDesc, 0);
  212. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  213. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  214. tls_pwm_start(channel);
  215. return 0;
  216. case 20:
  217. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  218. wm_pwm0_config(WM_IO_PA_02);
  219. tls_pwm_stop(channel);
  220. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  221. DmaDesc.src_addr = HR_PWM_CAPDAT;
  222. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  223. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  224. DmaDesc.valid = TLS_DMA_DESC_VALID;
  225. DmaDesc.next = NULL;
  226. tls_dma_start(dmaCh, &DmaDesc, 0);
  227. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  228. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  229. tls_pwm_start(channel);
  230. return 0;
  231. case 30:
  232. channel = channel%10;
  233. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  234. wm_pwm0_config(WM_IO_PA_10);
  235. tls_pwm_stop(channel);
  236. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  237. DmaDesc.src_addr = HR_PWM_CAPDAT;
  238. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  239. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  240. DmaDesc.valid = TLS_DMA_DESC_VALID;
  241. DmaDesc.next = NULL;
  242. tls_dma_start(dmaCh, &DmaDesc, 0);
  243. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  244. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  245. tls_pwm_start(channel);
  246. return 0;
  247. case 40:
  248. channel = channel%10;
  249. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  250. wm_pwm0_config(WM_IO_PB_12);
  251. tls_pwm_stop(channel);
  252. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  253. DmaDesc.src_addr = HR_PWM_CAPDAT;
  254. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  255. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  256. DmaDesc.valid = TLS_DMA_DESC_VALID;
  257. DmaDesc.next = NULL;
  258. tls_dma_start(dmaCh, &DmaDesc, 0);
  259. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  260. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  261. tls_pwm_start(channel);
  262. return 0;
  263. case 04:
  264. channel = channel%10;
  265. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  266. wm_pwm4_config(WM_IO_PA_04);
  267. tls_pwm_stop(channel);
  268. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  269. DmaDesc.src_addr = HR_PWM_CAPDAT;
  270. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  271. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  272. DmaDesc.valid = TLS_DMA_DESC_VALID;
  273. DmaDesc.next = NULL;
  274. tls_dma_start(dmaCh, &DmaDesc, 0);
  275. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  276. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  277. tls_pwm_start(channel);
  278. return 0;
  279. case 14:
  280. channel = channel%10;
  281. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  282. wm_pwm4_config(WM_IO_PA_07);
  283. tls_pwm_stop(channel);
  284. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  285. DmaDesc.src_addr = HR_PWM_CAPDAT;
  286. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  287. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  288. DmaDesc.valid = TLS_DMA_DESC_VALID;
  289. DmaDesc.next = NULL;
  290. tls_dma_start(dmaCh, &DmaDesc, 0);
  291. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  292. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  293. tls_pwm_start(channel);
  294. return 0;
  295. case 24:
  296. channel = channel%10;
  297. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  298. wm_pwm4_config(WM_IO_PA_14);
  299. tls_pwm_stop(channel);
  300. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  301. DmaDesc.src_addr = HR_PWM_CAPDAT;
  302. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  303. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  304. DmaDesc.valid = TLS_DMA_DESC_VALID;
  305. DmaDesc.next = NULL;
  306. tls_dma_start(dmaCh, &DmaDesc, 0);
  307. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  308. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  309. tls_pwm_start(channel);
  310. return 0;
  311. case 34:
  312. channel = channel%10;
  313. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  314. wm_pwm4_config(WM_IO_PB_16);
  315. tls_pwm_stop(channel);
  316. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  317. DmaDesc.src_addr = HR_PWM_CAPDAT;
  318. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  319. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  320. DmaDesc.valid = TLS_DMA_DESC_VALID;
  321. DmaDesc.next = NULL;
  322. tls_dma_start(dmaCh, &DmaDesc, 0);
  323. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  324. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  325. tls_pwm_start(channel);
  326. return 0;
  327. case 44:
  328. channel = channel%10;
  329. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  330. wm_pwm4_config(WM_IO_PB_26);
  331. tls_pwm_stop(channel);
  332. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  333. DmaDesc.src_addr = HR_PWM_CAPDAT;
  334. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  335. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  336. DmaDesc.valid = TLS_DMA_DESC_VALID;
  337. DmaDesc.next = NULL;
  338. tls_dma_start(dmaCh, &DmaDesc, 0);
  339. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  340. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  341. tls_pwm_start(channel);
  342. return 0;
  343. #endif
  344. // TODO 再选一组PWM0~PWM4
  345. default:
  346. break;
  347. }
  348. return -1;
  349. }
  350. // @return -1 关闭失败。 0 关闭成功
  351. int luat_pwm_close(int channel) {
  352. int ret = -1;
  353. #ifdef AIR103
  354. channel = channel%10;
  355. #endif
  356. ret = tls_pwm_stop(channel);
  357. if(ret != WM_SUCCESS)
  358. return ret;
  359. return 0;
  360. }