luat_pwm_air101.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. #include "luat_base.h"
  2. #include "luat_pwm.h"
  3. #define LUAT_LOG_TAG "luat.pwm"
  4. #include "luat_log.h"
  5. #include "wm_type_def.h"
  6. #include "wm_cpu.h"
  7. #include "wm_regs.h"
  8. #include "wm_dma.h"
  9. #include "wm_pwm.h"
  10. #include "wm_io.h"
  11. #include "luat_msgbus.h"
  12. uint32_t pwmDmaCap0[10]={0};
  13. uint32_t pwmDmaCap4[10]={0};
  14. static luat_pwm_conf_t pwm_confs[5];
  15. int l_pwm_dma_capture(lua_State *L, void* ptr) {
  16. int pwmH,pwmL,pulse;
  17. // 给 sys.publish方法发送数据
  18. rtos_msg_t* msg = (rtos_msg_t*)lua_topointer(L, -1);
  19. int channel = msg->arg1;
  20. if (channel ==0){
  21. pwmH = (int)(pwmDmaCap0[5]>>16);
  22. pwmL = (int)(pwmDmaCap0[5]&0x0000ffff);
  23. pulse = pwmH*100/(pwmH+pwmL);
  24. }else if(channel ==4){
  25. pwmH = (int)(pwmDmaCap4[5]>>16);
  26. pwmL = (int)(pwmDmaCap4[5]&0x0000ffff);
  27. pulse = pwmH*100/(pwmH+pwmL);
  28. }
  29. lua_getglobal(L, "sys_pub");
  30. if (lua_isnil(L, -1)) {
  31. lua_pushinteger(L, 0);
  32. return 1;
  33. }
  34. lua_pushstring(L, "PWM_CAPTURE");
  35. lua_pushinteger(L, channel);
  36. lua_pushinteger(L, pulse);
  37. lua_pushinteger(L, pwmH);
  38. lua_pushinteger(L, pwmL);
  39. lua_call(L, 5, 0);
  40. return 0;
  41. }
  42. static void pwm_dma_callback(void * channel)
  43. {
  44. rtos_msg_t msg={0};
  45. msg.handler = l_pwm_dma_capture;
  46. msg.arg1 = (int)channel;
  47. luat_msgbus_put(&msg, 0);
  48. tls_pwm_stop(channel);
  49. tls_dma_free(1);
  50. }
  51. int luat_pwm_setup(luat_pwm_conf_t* conf) {
  52. int channel = conf->channel;
  53. size_t period = conf->period;
  54. size_t pulse = conf->pulse;
  55. size_t pnum = conf->pnum;
  56. size_t precision = conf->precision;
  57. tls_sys_clk sysclk;
  58. if (precision != 100 && precision != 256) {
  59. LLOGW("only 100 or 256 PWM precision supported");
  60. return -1;
  61. }
  62. if (pulse >= precision)
  63. pulse = precision;
  64. if (precision == 100)
  65. pulse = pulse * 2.55;
  66. else if (precision == 256) {
  67. if (pulse > 0)
  68. pulse --;
  69. }
  70. int ret = -1;
  71. switch (channel)
  72. {
  73. // #ifdef AIR101
  74. // case 0:
  75. // wm_pwm0_config(WM_IO_PB_00);
  76. // break;
  77. // case 1:
  78. // wm_pwm1_config(WM_IO_PB_01);
  79. // break;
  80. // case 2:
  81. // wm_pwm2_config(WM_IO_PB_02);
  82. // break;
  83. // case 3:
  84. // wm_pwm3_config(WM_IO_PB_03);
  85. // break;
  86. // case 4:
  87. // wm_pwm4_config(WM_IO_PA_07);
  88. // break;
  89. // #else
  90. case 00:
  91. wm_pwm0_config(WM_IO_PB_00);
  92. break;
  93. case 10:
  94. wm_pwm0_config(WM_IO_PA_10);
  95. break;
  96. case 20:
  97. wm_pwm0_config(WM_IO_PB_12);
  98. break;
  99. case 30:
  100. wm_pwm0_config(WM_IO_PA_02);
  101. break;
  102. case 01:
  103. wm_pwm1_config(WM_IO_PB_01);
  104. break;
  105. case 11:
  106. wm_pwm1_config(WM_IO_PA_11);
  107. break;
  108. case 21:
  109. wm_pwm1_config(WM_IO_PB_13);
  110. break;
  111. case 31:
  112. wm_pwm1_config(WM_IO_PA_03);
  113. break;
  114. case 02:
  115. wm_pwm2_config(WM_IO_PB_02);
  116. break;
  117. case 12:
  118. wm_pwm2_config(WM_IO_PA_12);
  119. break;
  120. case 22:
  121. wm_pwm2_config(WM_IO_PB_14);
  122. break;
  123. case 32:
  124. wm_pwm2_config(WM_IO_PB_24);
  125. break;
  126. case 03:
  127. wm_pwm3_config(WM_IO_PB_03);
  128. break;
  129. case 13:
  130. wm_pwm3_config(WM_IO_PA_13);
  131. break;
  132. case 23:
  133. wm_pwm3_config(WM_IO_PB_15);
  134. break;
  135. case 33:
  136. wm_pwm3_config(WM_IO_PB_25);
  137. break;
  138. case 04:
  139. wm_pwm4_config(WM_IO_PA_07);
  140. break;
  141. case 14:
  142. wm_pwm4_config(WM_IO_PA_14);
  143. break;
  144. case 24:
  145. wm_pwm4_config(WM_IO_PB_16);
  146. break;
  147. case 34:
  148. wm_pwm4_config(WM_IO_PB_26);
  149. break;
  150. // #endif
  151. // TODO 再选一组PWM0~PWM4
  152. default:
  153. LLOGW("unkown pwm channel %d", channel);
  154. return -1;
  155. }
  156. channel = channel%10;
  157. if (channel < 0 || channel > 4)
  158. return -1;
  159. if (conf->pulse == 0) {
  160. return luat_pwm_close(conf->channel);
  161. }
  162. tls_sys_clk_get(&sysclk);
  163. // 判断一下是否只修改了占空比
  164. if (memcmp(&pwm_confs[channel], conf, sizeof(luat_pwm_conf_t))) {
  165. while (1) {
  166. if (pwm_confs[channel].period != conf->period) {
  167. break;
  168. // TODO 支持只修改频率
  169. //tls_pwm_freq_config(channel, sysclk.apbclk*UNIT_MHZ/256/period, period);
  170. }
  171. if (pwm_confs[channel].pnum != conf->pnum) {
  172. break;
  173. }
  174. if (pwm_confs[channel].precision != conf->precision) {
  175. break;
  176. }
  177. if (pwm_confs[channel].pulse != conf->pulse) {
  178. // 仅占空比不同,修改即可, V0006
  179. tls_pwm_duty_config(channel, pulse);
  180. pwm_confs[channel].pulse = conf->pulse;
  181. return 0;
  182. }
  183. break;
  184. }
  185. }
  186. else {
  187. // 完全相同, 那不需要重新配置了
  188. return 0;
  189. }
  190. // 属于全新配置
  191. ret = tls_pwm_init(channel, period, pulse, pnum);
  192. if(ret != WM_SUCCESS)
  193. return ret;
  194. tls_pwm_start(channel);
  195. memcpy(&pwm_confs[channel], conf, sizeof(luat_pwm_conf_t));
  196. return 0;
  197. }
  198. int luat_pwm_capture(int channel,int freq) {
  199. uint8_t dmaCh;
  200. struct tls_dma_descriptor DmaDesc;
  201. tls_sys_clk sysclk;
  202. tls_sys_clk_get(&sysclk);
  203. switch (channel){
  204. // #ifdef AIR101
  205. // case 0:
  206. // memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  207. // wm_pwm0_config(WM_IO_PB_00);
  208. // tls_pwm_stop(channel);
  209. // dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  210. // DmaDesc.src_addr = HR_PWM_CAPDAT;
  211. // DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  212. // DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  213. // DmaDesc.valid = TLS_DMA_DESC_VALID;
  214. // DmaDesc.next = NULL;
  215. // tls_dma_start(dmaCh, &DmaDesc, 0);
  216. // tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  217. // tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  218. // tls_pwm_start(channel);
  219. // return 0;
  220. // case 4:
  221. // memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  222. // wm_pwm4_config(WM_IO_PA_07);
  223. // tls_pwm_stop(channel);
  224. // dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  225. // DmaDesc.src_addr = HR_PWM_CAPDAT;
  226. // DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  227. // DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  228. // DmaDesc.valid = TLS_DMA_DESC_VALID;
  229. // DmaDesc.next = NULL;
  230. // tls_dma_start(dmaCh, &DmaDesc, 0);
  231. // tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  232. // tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  233. // tls_pwm_start(channel);
  234. // return 0;
  235. // #else
  236. case 00:
  237. channel = channel%10;
  238. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  239. wm_pwm0_config(WM_IO_PB_00);
  240. tls_pwm_stop(channel);
  241. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  242. DmaDesc.src_addr = HR_PWM_CAPDAT;
  243. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  244. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  245. DmaDesc.valid = TLS_DMA_DESC_VALID;
  246. DmaDesc.next = NULL;
  247. tls_dma_start(dmaCh, &DmaDesc, 0);
  248. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  249. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  250. tls_pwm_start(channel);
  251. return 0;
  252. case 10:
  253. channel = channel%10;
  254. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  255. wm_pwm0_config(WM_IO_PB_19);
  256. tls_pwm_stop(channel);
  257. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  258. DmaDesc.src_addr = HR_PWM_CAPDAT;
  259. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  260. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  261. DmaDesc.valid = TLS_DMA_DESC_VALID;
  262. DmaDesc.next = NULL;
  263. tls_dma_start(dmaCh, &DmaDesc, 0);
  264. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  265. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  266. tls_pwm_start(channel);
  267. return 0;
  268. case 20:
  269. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  270. wm_pwm0_config(WM_IO_PA_02);
  271. tls_pwm_stop(channel);
  272. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  273. DmaDesc.src_addr = HR_PWM_CAPDAT;
  274. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  275. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  276. DmaDesc.valid = TLS_DMA_DESC_VALID;
  277. DmaDesc.next = NULL;
  278. tls_dma_start(dmaCh, &DmaDesc, 0);
  279. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  280. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  281. tls_pwm_start(channel);
  282. return 0;
  283. case 30:
  284. channel = channel%10;
  285. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  286. wm_pwm0_config(WM_IO_PA_10);
  287. tls_pwm_stop(channel);
  288. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  289. DmaDesc.src_addr = HR_PWM_CAPDAT;
  290. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  291. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  292. DmaDesc.valid = TLS_DMA_DESC_VALID;
  293. DmaDesc.next = NULL;
  294. tls_dma_start(dmaCh, &DmaDesc, 0);
  295. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  296. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  297. tls_pwm_start(channel);
  298. return 0;
  299. case 40:
  300. channel = channel%10;
  301. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  302. wm_pwm0_config(WM_IO_PB_12);
  303. tls_pwm_stop(channel);
  304. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  305. DmaDesc.src_addr = HR_PWM_CAPDAT;
  306. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  307. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  308. DmaDesc.valid = TLS_DMA_DESC_VALID;
  309. DmaDesc.next = NULL;
  310. tls_dma_start(dmaCh, &DmaDesc, 0);
  311. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  312. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  313. tls_pwm_start(channel);
  314. return 0;
  315. case 04:
  316. channel = channel%10;
  317. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  318. wm_pwm4_config(WM_IO_PA_04);
  319. tls_pwm_stop(channel);
  320. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  321. DmaDesc.src_addr = HR_PWM_CAPDAT;
  322. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  323. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  324. DmaDesc.valid = TLS_DMA_DESC_VALID;
  325. DmaDesc.next = NULL;
  326. tls_dma_start(dmaCh, &DmaDesc, 0);
  327. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  328. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  329. tls_pwm_start(channel);
  330. return 0;
  331. case 14:
  332. channel = channel%10;
  333. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  334. wm_pwm4_config(WM_IO_PA_07);
  335. tls_pwm_stop(channel);
  336. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  337. DmaDesc.src_addr = HR_PWM_CAPDAT;
  338. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  339. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  340. DmaDesc.valid = TLS_DMA_DESC_VALID;
  341. DmaDesc.next = NULL;
  342. tls_dma_start(dmaCh, &DmaDesc, 0);
  343. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  344. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  345. tls_pwm_start(channel);
  346. return 0;
  347. case 24:
  348. channel = channel%10;
  349. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  350. wm_pwm4_config(WM_IO_PA_14);
  351. tls_pwm_stop(channel);
  352. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  353. DmaDesc.src_addr = HR_PWM_CAPDAT;
  354. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  355. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  356. DmaDesc.valid = TLS_DMA_DESC_VALID;
  357. DmaDesc.next = NULL;
  358. tls_dma_start(dmaCh, &DmaDesc, 0);
  359. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  360. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  361. tls_pwm_start(channel);
  362. return 0;
  363. case 34:
  364. channel = channel%10;
  365. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  366. wm_pwm4_config(WM_IO_PB_16);
  367. tls_pwm_stop(channel);
  368. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  369. DmaDesc.src_addr = HR_PWM_CAPDAT;
  370. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  371. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  372. DmaDesc.valid = TLS_DMA_DESC_VALID;
  373. DmaDesc.next = NULL;
  374. tls_dma_start(dmaCh, &DmaDesc, 0);
  375. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  376. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  377. tls_pwm_start(channel);
  378. return 0;
  379. case 44:
  380. channel = channel%10;
  381. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  382. wm_pwm4_config(WM_IO_PB_26);
  383. tls_pwm_stop(channel);
  384. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  385. DmaDesc.src_addr = HR_PWM_CAPDAT;
  386. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  387. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  388. DmaDesc.valid = TLS_DMA_DESC_VALID;
  389. DmaDesc.next = NULL;
  390. tls_dma_start(dmaCh, &DmaDesc, 0);
  391. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  392. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  393. tls_pwm_start(channel);
  394. return 0;
  395. // #endif
  396. // TODO 再选一组PWM0~PWM4
  397. default:
  398. break;
  399. }
  400. return -1;
  401. }
  402. // @return -1 关闭失败。 0 关闭成功
  403. int luat_pwm_close(int channel) {
  404. int ret = -1;
  405. channel = channel%10;
  406. if (channel < 0 || channel > 4)
  407. return 0;
  408. ret = tls_pwm_stop(channel);
  409. pwm_confs[channel].period = 0;
  410. if(ret != WM_SUCCESS)
  411. return ret;
  412. return 0;
  413. }