luat_pwm_air101.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. #include "luat_base.h"
  2. #include "luat_pwm.h"
  3. #define LUAT_LOG_TAG "luat.pwm"
  4. #include "luat_log.h"
  5. #include "wm_type_def.h"
  6. #include "wm_cpu.h"
  7. #include "wm_regs.h"
  8. #include "wm_dma.h"
  9. #include "wm_pwm.h"
  10. #include "wm_io.h"
  11. #include "luat_msgbus.h"
  12. uint32_t pwmDmaCap0[10]={0};
  13. uint32_t pwmDmaCap4[10]={0};
  14. int l_pwm_dma_capture(lua_State *L, void* ptr) {
  15. int pwmH,pwmL,pulse;
  16. // 给 sys.publish方法发送数据
  17. rtos_msg_t* msg = (rtos_msg_t*)lua_topointer(L, -1);
  18. int channel = msg->arg1;
  19. if (channel ==0){
  20. pwmH = (int)(pwmDmaCap0[5]>>16);
  21. pwmL = (int)(pwmDmaCap0[5]&0x0000ffff);
  22. pulse = pwmH*100/(pwmH+pwmL);
  23. }else if(channel ==4){
  24. pwmH = (int)(pwmDmaCap4[5]>>16);
  25. pwmL = (int)(pwmDmaCap4[5]&0x0000ffff);
  26. pulse = pwmH*100/(pwmH+pwmL);
  27. }
  28. lua_getglobal(L, "sys_pub");
  29. if (lua_isnil(L, -1)) {
  30. lua_pushinteger(L, 0);
  31. return 1;
  32. }
  33. lua_pushstring(L, "PWM_CAPTURE");
  34. lua_pushinteger(L, channel);
  35. lua_pushinteger(L, pulse);
  36. lua_pushinteger(L, pwmH);
  37. lua_pushinteger(L, pwmL);
  38. lua_call(L, 5, 0);
  39. return 0;
  40. }
  41. static void pwm_dma_callback(void * channel)
  42. {
  43. rtos_msg_t msg={0};
  44. msg.handler = l_pwm_dma_capture;
  45. msg.arg1 = (int)channel;
  46. luat_msgbus_put(&msg, 0);
  47. tls_pwm_stop(channel);
  48. }
  49. // @return -1 打开失败。 0 打开成功
  50. int luat_pwm_open(int channel, size_t period, size_t pulse,int pnum) {
  51. int ret = -1;
  52. switch (channel)
  53. {
  54. #ifdef AIR101
  55. case 0:
  56. wm_pwm0_config(WM_IO_PB_00);
  57. break;
  58. case 1:
  59. wm_pwm1_config(WM_IO_PB_01);
  60. break;
  61. case 2:
  62. wm_pwm2_config(WM_IO_PB_02);
  63. break;
  64. case 3:
  65. wm_pwm3_config(WM_IO_PB_03);
  66. break;
  67. case 4:
  68. wm_pwm4_config(WM_IO_PA_07);
  69. break;
  70. #else
  71. case 00:
  72. wm_pwm0_config(WM_IO_PB_00);
  73. break;
  74. case 10:
  75. wm_pwm0_config(WM_IO_PB_19);
  76. break;
  77. case 20:
  78. wm_pwm0_config(WM_IO_PA_02);
  79. break;
  80. case 30:
  81. wm_pwm0_config(WM_IO_PA_10);
  82. break;
  83. case 40:
  84. wm_pwm0_config(WM_IO_PB_12);
  85. break;
  86. case 01:
  87. wm_pwm1_config(WM_IO_PB_01);
  88. break;
  89. case 11:
  90. wm_pwm1_config(WM_IO_PB_20);
  91. break;
  92. case 21:
  93. wm_pwm1_config(WM_IO_PA_03);
  94. break;
  95. case 31:
  96. wm_pwm1_config(WM_IO_PA_11);
  97. break;
  98. case 41:
  99. wm_pwm1_config(WM_IO_PB_13);
  100. break;
  101. case 02:
  102. wm_pwm2_config(WM_IO_PA_00);
  103. break;
  104. case 12:
  105. wm_pwm2_config(WM_IO_PB_02);
  106. break;
  107. case 22:
  108. wm_pwm2_config(WM_IO_PA_12);
  109. break;
  110. case 32:
  111. wm_pwm2_config(WM_IO_PB_14);
  112. break;
  113. case 42:
  114. wm_pwm2_config(WM_IO_PB_24);
  115. break;
  116. case 03:
  117. wm_pwm3_config(WM_IO_PA_01);
  118. break;
  119. case 13:
  120. wm_pwm3_config(WM_IO_PB_03);
  121. break;
  122. case 23:
  123. wm_pwm3_config(WM_IO_PA_13);
  124. break;
  125. case 33:
  126. wm_pwm3_config(WM_IO_PB_15);
  127. break;
  128. case 43:
  129. wm_pwm3_config(WM_IO_PB_25);
  130. break;
  131. case 04:
  132. wm_pwm4_config(WM_IO_PA_04);
  133. break;
  134. case 14:
  135. wm_pwm4_config(WM_IO_PA_07);
  136. break;
  137. case 24:
  138. wm_pwm4_config(WM_IO_PA_14);
  139. break;
  140. case 34:
  141. wm_pwm4_config(WM_IO_PB_16);
  142. break;
  143. case 44:
  144. wm_pwm4_config(WM_IO_PB_26);
  145. break;
  146. #endif
  147. // TODO 再选一组PWM0~PWM4
  148. default:
  149. break;
  150. }
  151. #ifdef AIR103
  152. channel = channel%10;
  153. #endif
  154. tls_pwm_stop(channel);
  155. ret = tls_pwm_init(channel, period, pulse*2.55, pnum);
  156. if(ret != WM_SUCCESS)
  157. return ret;
  158. tls_pwm_start(channel);
  159. return 0;
  160. }
  161. int luat_pwm_capture(int channel,int freq) {
  162. uint8_t dmaCh;
  163. struct tls_dma_descriptor DmaDesc;
  164. tls_sys_clk sysclk;
  165. tls_sys_clk_get(&sysclk);
  166. switch (channel){
  167. #ifdef AIR101
  168. case 0:
  169. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  170. wm_pwm0_config(WM_IO_PB_00);
  171. tls_pwm_stop(channel);
  172. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  173. DmaDesc.src_addr = HR_PWM_CAPDAT;
  174. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  175. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  176. DmaDesc.valid = TLS_DMA_DESC_VALID;
  177. DmaDesc.next = NULL;
  178. tls_dma_start(dmaCh, &DmaDesc, 0);
  179. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  180. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  181. tls_pwm_start(channel);
  182. return 0;
  183. case 4:
  184. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  185. wm_pwm4_config(WM_IO_PA_07);
  186. tls_pwm_stop(channel);
  187. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  188. DmaDesc.src_addr = HR_PWM_CAPDAT;
  189. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  190. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  191. DmaDesc.valid = TLS_DMA_DESC_VALID;
  192. DmaDesc.next = NULL;
  193. tls_dma_start(dmaCh, &DmaDesc, 0);
  194. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  195. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  196. tls_pwm_start(channel);
  197. return 0;
  198. #else
  199. case 00:
  200. channel = channel%10;
  201. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  202. wm_pwm0_config(WM_IO_PB_00);
  203. tls_pwm_stop(channel);
  204. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  205. DmaDesc.src_addr = HR_PWM_CAPDAT;
  206. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  207. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  208. DmaDesc.valid = TLS_DMA_DESC_VALID;
  209. DmaDesc.next = NULL;
  210. tls_dma_start(dmaCh, &DmaDesc, 0);
  211. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  212. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  213. tls_pwm_start(channel);
  214. return 0;
  215. case 10:
  216. channel = channel%10;
  217. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  218. wm_pwm0_config(WM_IO_PB_19);
  219. tls_pwm_stop(channel);
  220. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  221. DmaDesc.src_addr = HR_PWM_CAPDAT;
  222. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  223. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  224. DmaDesc.valid = TLS_DMA_DESC_VALID;
  225. DmaDesc.next = NULL;
  226. tls_dma_start(dmaCh, &DmaDesc, 0);
  227. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  228. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  229. tls_pwm_start(channel);
  230. return 0;
  231. case 20:
  232. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  233. wm_pwm0_config(WM_IO_PA_02);
  234. tls_pwm_stop(channel);
  235. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  236. DmaDesc.src_addr = HR_PWM_CAPDAT;
  237. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  238. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  239. DmaDesc.valid = TLS_DMA_DESC_VALID;
  240. DmaDesc.next = NULL;
  241. tls_dma_start(dmaCh, &DmaDesc, 0);
  242. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  243. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  244. tls_pwm_start(channel);
  245. return 0;
  246. case 30:
  247. channel = channel%10;
  248. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  249. wm_pwm0_config(WM_IO_PA_10);
  250. tls_pwm_stop(channel);
  251. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  252. DmaDesc.src_addr = HR_PWM_CAPDAT;
  253. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  254. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  255. DmaDesc.valid = TLS_DMA_DESC_VALID;
  256. DmaDesc.next = NULL;
  257. tls_dma_start(dmaCh, &DmaDesc, 0);
  258. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  259. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  260. tls_pwm_start(channel);
  261. return 0;
  262. case 40:
  263. channel = channel%10;
  264. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  265. wm_pwm0_config(WM_IO_PB_12);
  266. tls_pwm_stop(channel);
  267. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  268. DmaDesc.src_addr = HR_PWM_CAPDAT;
  269. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  270. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  271. DmaDesc.valid = TLS_DMA_DESC_VALID;
  272. DmaDesc.next = NULL;
  273. tls_dma_start(dmaCh, &DmaDesc, 0);
  274. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  275. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  276. tls_pwm_start(channel);
  277. return 0;
  278. case 04:
  279. channel = channel%10;
  280. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  281. wm_pwm4_config(WM_IO_PA_04);
  282. tls_pwm_stop(channel);
  283. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  284. DmaDesc.src_addr = HR_PWM_CAPDAT;
  285. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  286. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  287. DmaDesc.valid = TLS_DMA_DESC_VALID;
  288. DmaDesc.next = NULL;
  289. tls_dma_start(dmaCh, &DmaDesc, 0);
  290. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  291. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  292. tls_pwm_start(channel);
  293. return 0;
  294. case 14:
  295. channel = channel%10;
  296. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  297. wm_pwm4_config(WM_IO_PA_07);
  298. tls_pwm_stop(channel);
  299. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  300. DmaDesc.src_addr = HR_PWM_CAPDAT;
  301. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  302. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  303. DmaDesc.valid = TLS_DMA_DESC_VALID;
  304. DmaDesc.next = NULL;
  305. tls_dma_start(dmaCh, &DmaDesc, 0);
  306. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  307. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  308. tls_pwm_start(channel);
  309. return 0;
  310. case 24:
  311. channel = channel%10;
  312. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  313. wm_pwm4_config(WM_IO_PA_14);
  314. tls_pwm_stop(channel);
  315. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  316. DmaDesc.src_addr = HR_PWM_CAPDAT;
  317. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  318. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  319. DmaDesc.valid = TLS_DMA_DESC_VALID;
  320. DmaDesc.next = NULL;
  321. tls_dma_start(dmaCh, &DmaDesc, 0);
  322. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  323. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  324. tls_pwm_start(channel);
  325. return 0;
  326. case 34:
  327. channel = channel%10;
  328. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  329. wm_pwm4_config(WM_IO_PB_16);
  330. tls_pwm_stop(channel);
  331. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  332. DmaDesc.src_addr = HR_PWM_CAPDAT;
  333. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  334. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  335. DmaDesc.valid = TLS_DMA_DESC_VALID;
  336. DmaDesc.next = NULL;
  337. tls_dma_start(dmaCh, &DmaDesc, 0);
  338. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  339. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  340. tls_pwm_start(channel);
  341. return 0;
  342. case 44:
  343. channel = channel%10;
  344. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  345. wm_pwm4_config(WM_IO_PB_26);
  346. tls_pwm_stop(channel);
  347. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  348. DmaDesc.src_addr = HR_PWM_CAPDAT;
  349. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  350. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  351. DmaDesc.valid = TLS_DMA_DESC_VALID;
  352. DmaDesc.next = NULL;
  353. tls_dma_start(dmaCh, &DmaDesc, 0);
  354. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  355. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  356. tls_pwm_start(channel);
  357. return 0;
  358. #endif
  359. // TODO 再选一组PWM0~PWM4
  360. default:
  361. break;
  362. }
  363. return -1;
  364. }
  365. // @return -1 关闭失败。 0 关闭成功
  366. int luat_pwm_close(int channel) {
  367. int ret = -1;
  368. #ifdef AIR103
  369. channel = channel%10;
  370. #endif
  371. ret = tls_pwm_stop(channel);
  372. if(ret != WM_SUCCESS)
  373. return ret;
  374. return 0;
  375. }