| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116 |
- /**
- * @file wm_gpio.c
- *
- * @brief GPIO Driver Module
- *
- * @author dave
- *
- * Copyright (c) 2014 Winner Microelectronics Co., Ltd.
- */
- #include "wm_gpio.h"
- #include "wm_regs.h"
- #include "wm_irq.h"
- #include "wm_osal.h"
- #include "tls_common.h"
- #include "wm_gpio_afsel.h"
- #include "wm_debug.h"
- #include "wm_pmu.h"
- #ifndef WM_SWD_ENABLE
- #define WM_SWD_ENABLE 0
- #endif
- void wm_hspi_gpio_config(uint8_t numsel)
- {
- switch(numsel)
- {
- case 0:
- tls_io_cfg_set(WM_IO_PB_06, WM_IO_OPTION3);/*CK*/
- tls_io_cfg_set(WM_IO_PB_07, WM_IO_OPTION3);/*INT*/
- tls_io_cfg_set(WM_IO_PB_09, WM_IO_OPTION3);/*CS*/
- tls_io_cfg_set(WM_IO_PB_10, WM_IO_OPTION3);/*DI*/
- tls_io_cfg_set(WM_IO_PB_11, WM_IO_OPTION3);/*DO*/
- break;
- case 1://air103
- tls_io_cfg_set(WM_IO_PB_12, WM_IO_OPTION1);/*CK*/
- tls_io_cfg_set(WM_IO_PB_13, WM_IO_OPTION1);/*INT*/
- tls_io_cfg_set(WM_IO_PB_14, WM_IO_OPTION1);/*CS*/
- tls_io_cfg_set(WM_IO_PB_15, WM_IO_OPTION1);/*DI*/
- tls_io_cfg_set(WM_IO_PB_16, WM_IO_OPTION1);/*DO*/
- break;
-
- default:
- TLS_DBGPRT_ERR("highspeed spi gpio config error!");
- break;
- }
- }
- void wm_spi_ck_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_01:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PB_02:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PB_15://air103
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_24://air103
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- default:
- TLS_DBGPRT_ERR("spi ck afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_LSPI);
- }
- void wm_spi_cs_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_00:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PB_04:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PB_14://air103
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_23://air103
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- default:
- TLS_DBGPRT_ERR("spi cs afsel config error!");
- break;
- }
- }
- void wm_spi_di_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_00:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PB_03:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PB_16://air103
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_25://air103
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- default:
- TLS_DBGPRT_ERR("spi di afsel config error!");
- break;
- }
- }
- void wm_spi_do_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_07:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PB_05:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PB_17://air103
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_26://air103
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- default:
- TLS_DBGPRT_ERR("spi do afsel config error!");
- break;
- }
- }
- void wm_sdio_host_config(uint8_t numsel)
- {
- switch(numsel)
- {
- case 0:
- tls_io_cfg_set(WM_IO_PB_06, WM_IO_OPTION2);/*CK*/
- tls_io_cfg_set(WM_IO_PB_07, WM_IO_OPTION2);/*CMD*/
- tls_io_cfg_set(WM_IO_PB_08, WM_IO_OPTION2);/*D0*/
- tls_io_cfg_set(WM_IO_PB_09, WM_IO_OPTION2);/*D1*/
- tls_io_cfg_set(WM_IO_PB_10, WM_IO_OPTION2);/*D2*/
- tls_io_cfg_set(WM_IO_PB_11, WM_IO_OPTION2);/*D3*/
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_SDIO_MASTER);
- break;
- case 1: //air103
- tls_io_cfg_set(WM_IO_PA_09, WM_IO_OPTION1);/*CK*/
- tls_io_cfg_set(WM_IO_PA_10, WM_IO_OPTION1);/*CMD*/
- tls_io_cfg_set(WM_IO_PA_11, WM_IO_OPTION1);/*D0*/
- tls_io_cfg_set(WM_IO_PA_12, WM_IO_OPTION1);/*D1*/
- tls_io_cfg_set(WM_IO_PA_13, WM_IO_OPTION1);/*D2*/
- tls_io_cfg_set(WM_IO_PA_14, WM_IO_OPTION1);/*D3*/
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_SDIO_MASTER);
- break;
- default:
- TLS_DBGPRT_ERR("sdio host afsel config error!");
- break;
- }
- }
- void wm_sdio_slave_config(uint8_t numsel)
- {
- switch(numsel)
- {
- case 0:
- tls_io_cfg_set(WM_IO_PB_06, WM_IO_OPTION4);/*CK*/
- tls_io_cfg_set(WM_IO_PB_07, WM_IO_OPTION4);/*CMD*/
- tls_io_cfg_set(WM_IO_PB_08, WM_IO_OPTION4);/*D0*/
- tls_io_cfg_set(WM_IO_PB_09, WM_IO_OPTION4);/*D1*/
- tls_io_cfg_set(WM_IO_PB_10, WM_IO_OPTION4);/*D2*/
- tls_io_cfg_set(WM_IO_PB_11, WM_IO_OPTION4);/*D3*/
- break;
- default:
- TLS_DBGPRT_ERR("sdio slave afsel config error!");
- break;
- }
- }
- void wm_psram_config(uint8_t numsel)
- {
- switch(numsel)
- {
- //------------------------------------------------------
- // --------------- by wendal, FIXED, DONOT MODIFY ------
- // numsel = 0 and numsel = 1 , using FIXED pin
- //------------------------------------------------------
- case 0:
- tls_io_cfg_set(WM_IO_PB_00, WM_IO_OPTION4);/*CK*/
- tls_io_cfg_set(WM_IO_PB_01, WM_IO_OPTION4);/*CS*/
- tls_io_cfg_set(WM_IO_PB_02, WM_IO_OPTION4);/*D0*/
- tls_io_cfg_set(WM_IO_PB_03, WM_IO_OPTION4);/*D1*/
- tls_io_cfg_set(WM_IO_PB_04, WM_IO_OPTION4);/*D2*/
- tls_io_cfg_set(WM_IO_PB_05, WM_IO_OPTION4);/*D3*/
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_PSRAM);
- break;
-
- case 1: //air103, by wendal, FIXED, DONOT MODIFY
- tls_io_cfg_set(WM_IO_PA_15, WM_IO_OPTION1);/*CK*/
- tls_io_cfg_set(WM_IO_PB_27, WM_IO_OPTION1);/*CS*/
- tls_io_cfg_set(WM_IO_PB_02, WM_IO_OPTION4);/*D0*/
- tls_io_cfg_set(WM_IO_PB_03, WM_IO_OPTION4);/*D1*/
- tls_io_cfg_set(WM_IO_PB_04, WM_IO_OPTION4);/*D2*/
- tls_io_cfg_set(WM_IO_PB_05, WM_IO_OPTION4);/*D3*/
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_PSRAM);
- break;
- // --------------- by wendal, FIXED, DONOT MODIFY ------
- //------------------------------------------------------
- // allow change for other chips
- case 2://w861
- tls_io_cfg_set(WM_IO_PA_15, WM_IO_OPTION1);/*CK*/
- tls_io_cfg_set(WM_IO_PB_27, WM_IO_OPTION1);/*CS*/
- tls_io_cfg_set(WM_IO_PB_28, WM_IO_OPTION1);/*D0*/
- tls_io_cfg_set(WM_IO_PB_29, WM_IO_OPTION1);/*D1*/
- tls_io_cfg_set(WM_IO_PB_30, WM_IO_OPTION1);/*D2*/
- tls_io_cfg_set(WM_IO_PB_31, WM_IO_OPTION1);/*D3*/
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_PSRAM);
- break;
- default:
- TLS_DBGPRT_ERR("psram afsel config error!");
- break;
- }
- }
- void wm_uart0_tx_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_19:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PB_27:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("uart0 tx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART0);
- }
- void wm_uart0_rx_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_20:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- tls_bitband_write(HR_GPIOB_DATA_PULLEN, 20, 0);
- break;
- default:
- TLS_DBGPRT_ERR("uart0 rx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART0);
- }
- void wm_uart1_tx_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_06:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- default:
- TLS_DBGPRT_ERR("uart1 tx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART1);
- }
- void wm_uart1_rx_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_07:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- tls_bitband_write(HR_GPIOB_DATA_PULLEN, 7, 0);
- break;
- case WM_IO_PB_16:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- tls_bitband_write(HR_GPIOB_DATA_PULLEN, 16, 0);
- break;
- default:
- TLS_DBGPRT_ERR("uart1 rx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART1);
- }
- void wm_uart1_rts_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_19:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_02:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- default:
- TLS_DBGPRT_ERR("uart1 rts afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART1);
- }
- void wm_uart1_cts_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_20:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_03:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- default:
- TLS_DBGPRT_ERR("uart1 cts afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART1);
- }
- void wm_uart2_tx_scio_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_02:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_02:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("uart2 tx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART2);
- }
- void wm_uart2_rx_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_03:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- tls_bitband_write(HR_GPIOB_DATA_PULLEN, 3, 0);
- break;
- case WM_IO_PA_03:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- tls_bitband_write(HR_GPIOA_DATA_PULLEN, 3, 0);
- break;
- default:
- TLS_DBGPRT_ERR("uart2 rx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART2);
- }
- void wm_uart2_rts_scclk_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_04:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PA_05:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("uart2 rts afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART2);
- }
- void wm_uart2_cts_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_05:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PA_06:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("uart2 cts afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART2);
- }
- void wm_uart3_tx_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_00:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_05:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- default:
- TLS_DBGPRT_ERR("uart3 tx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART3);
- }
- void wm_uart3_rx_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_01:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- tls_bitband_write(HR_GPIOB_DATA_PULLEN, 1, 0);
- break;
- case WM_IO_PA_06:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- tls_bitband_write(HR_GPIOA_DATA_PULLEN, 6, 0);
- break;
- default:
- TLS_DBGPRT_ERR("uart3 rx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART3);
- }
- void wm_uart3_rts_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_02:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- default:
- TLS_DBGPRT_ERR("uart1 rts afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART3);
- }
- void wm_uart3_cts_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_03:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- default:
- TLS_DBGPRT_ERR("uart1 cts afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART3);
- }
- void wm_uart4_tx_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_04:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_08:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("uart4 tx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART4);
- }
- void wm_uart4_rx_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_05:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- tls_bitband_write(HR_GPIOB_DATA_PULLEN, 5, 0);
- break;
- case WM_IO_PA_09:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- tls_bitband_write(HR_GPIOA_DATA_PULLEN, 9, 0);
- break;
- default:
- TLS_DBGPRT_ERR("uart4 rx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART4);
- }
- void wm_uart4_rts_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_05:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- case WM_IO_PA_10:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("uart1 rts afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART4);
- }
- void wm_uart4_cts_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_06:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- case WM_IO_PA_11:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("uart1 cts afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART4);
- }
- void wm_uart5_tx_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_12:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PA_08:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_18:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- default:
- TLS_DBGPRT_ERR("uart4 tx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART5);
- }
- void wm_uart5_rx_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_13:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- tls_bitband_write(HR_GPIOA_DATA_PULLEN, 13, 0);
- break;
- case WM_IO_PA_09:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- tls_bitband_write(HR_GPIOA_DATA_PULLEN, 9, 0);
- break;
- case WM_IO_PB_17:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- tls_bitband_write(HR_GPIOB_DATA_PULLEN, 17, 0);
- break;
- default:
- TLS_DBGPRT_ERR("uart4 rx afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART5);
- }
- void wm_uart5_rts_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_12:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_14:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("uart1 rts afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART5);
- }
- void wm_uart5_cts_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_13:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_15:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("uart1 cts afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_UART5);
- }
- void wm_i2s_ck_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_04:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- case WM_IO_PB_08:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PA_08:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
-
- case WM_IO_PB_12:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- default:
- TLS_DBGPRT_ERR("i2s master ck afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_I2S);
- }
- void wm_i2s_ws_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_01:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- case WM_IO_PB_09:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PA_09:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- case WM_IO_PB_13:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- default:
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_I2S);
- }
- void wm_i2s_do_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_00:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- case WM_IO_PB_11:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PA_10:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- case WM_IO_PB_14:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- default:
- TLS_DBGPRT_ERR("i2s master do afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_I2S);
- }
- void wm_i2s_di_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_07:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- case WM_IO_PB_10:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PA_11:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- case WM_IO_PB_15:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- default:
- TLS_DBGPRT_ERR("i2s slave di afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_I2S);
- }
- void wm_i2s_mclk_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_00:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PA_07:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_17:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- default:
- TLS_DBGPRT_ERR("i2s mclk afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_I2S);
- }
- void wm_i2s_extclk_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_07:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_17:
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- break;
- default:
- TLS_DBGPRT_ERR("i2s extclk afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_I2S);
- }
- void wm_i2c_scl_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_01:
- // tls_gpio_cfg(io_name, WM_GPIO_DIR_OUTPUT, WM_GPIO_ATTR_PULLHIGH);
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- tls_bitband_write(HR_GPIOA_DATA_PULLEN,1, 0);
- break;
- case WM_IO_PB_20:
- // tls_gpio_cfg(io_name, WM_GPIO_DIR_OUTPUT, WM_GPIO_ATTR_PULLHIGH);
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- tls_bitband_write(HR_GPIOB_DATA_PULLEN,20, 0);
- break;
- default:
- TLS_DBGPRT_ERR("i2c scl afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_I2C);
- }
- void wm_i2c_sda_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_04:
- // tls_gpio_cfg(io_name, WM_GPIO_DIR_OUTPUT, WM_GPIO_ATTR_PULLHIGH);
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- tls_bitband_write(HR_GPIOA_DATA_PULLEN,4, 0);
- break;
- case WM_IO_PB_19:
- // tls_gpio_cfg(io_name, WM_GPIO_DIR_OUTPUT, WM_GPIO_ATTR_PULLHIGH);
- tls_io_cfg_set(io_name, WM_IO_OPTION4);
- tls_bitband_write(HR_GPIOB_DATA_PULLEN,19, 0);
- break;
- default:
- TLS_DBGPRT_ERR("i2c sda afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_I2C);
- }
- void wm_pwm0_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_00:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PB_19:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PB_12:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PA_02:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_10:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- default:
- TLS_DBGPRT_ERR("pwm0 afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_PWM);
- }
- void wm_pwm1_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_01:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PB_20:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PA_03:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_11:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_13:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("pwm1 afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_PWM);
- }
- void wm_pwm2_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_00:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_02:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PA_12:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_14:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PB_24:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("pwm2 afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_PWM);
- }
- void wm_pwm3_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_01:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_03:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PA_13:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_15:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PB_25:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("pwm3 afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_PWM);
- }
- void wm_pwm4_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_04:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_07:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
- case WM_IO_PA_14:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PB_16:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- case WM_IO_PB_26:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("pwm4 afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_PWM);
- }
- void wm_pwmbrk_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PB_08:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_05:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
- case WM_IO_PA_08:
- tls_io_cfg_set(io_name, WM_IO_OPTION1);
- break;
-
- case WM_IO_PA_15:
- tls_io_cfg_set(io_name, WM_IO_OPTION3);
- break;
-
- case WM_IO_PB_17:
- tls_io_cfg_set(io_name, WM_IO_OPTION2);
- break;
- default:
- TLS_DBGPRT_ERR("pwmbrk afsel config error!");
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_PWM);
- }
- void wm_swd_config(bool enable)
- {
- if (enable)
- {
- tls_io_cfg_set(WM_IO_PA_01, WM_IO_OPTION1);
- tls_io_cfg_set(WM_IO_PA_04, WM_IO_OPTION1);
- }
- else
- {
- tls_io_cfg_set(WM_IO_PA_01, WM_IO_OPTION5);
- tls_io_cfg_set(WM_IO_PA_04, WM_IO_OPTION5);
- }
- }
- void wm_adc_config(u8 Channel)
- {
- switch(Channel)
- {
- case 0:
- tls_io_cfg_set(WM_IO_PA_01, WM_IO_OPTION6);
- break;
- case 1:
- tls_io_cfg_set(WM_IO_PA_04, WM_IO_OPTION6);
- break;
- case 2:
- tls_io_cfg_set(WM_IO_PA_03, WM_IO_OPTION6);
- break;
- case 3:
- tls_io_cfg_set(WM_IO_PA_02, WM_IO_OPTION6);
- break;
- default:
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_SDADC);
- }
- void wm_touch_sensor_config(enum tls_io_name io_name)
- {
- switch(io_name)
- {
- case WM_IO_PA_07: /*touch sensor 1*/
- case WM_IO_PA_09: /*touch sensor 2*/
- case WM_IO_PA_10: /*touch sensor 3*/
- case WM_IO_PB_00: /*touch sensor 4*/
- case WM_IO_PB_01: /*touch sensor 5*/
- case WM_IO_PB_02: /*touch sensor 6*/
- case WM_IO_PB_03: /*touch sensor 7*/
- case WM_IO_PB_04: /*touch sensor 8*/
- case WM_IO_PB_05: /*touch sensor 9*/
- case WM_IO_PB_06: /*touch sensor 10*/
- case WM_IO_PB_07: /*touch sensor 11*/
- case WM_IO_PB_08: /*touch sensor 12*/
- case WM_IO_PB_09: /*touch sensor 13*/
- case WM_IO_PA_12: /*touch sensor 14*/
- case WM_IO_PA_14: /*touch sensor 15*/
- tls_io_cfg_set(io_name, WM_IO_OPTION7);
- break;
- default:
- return;
- }
- tls_open_peripheral_clock(TLS_PERIPHERAL_TYPE_TOUCH_SENSOR);
- }
- void wm_gpio_af_disable(void)
- {
- tls_reg_write32(HR_GPIOA_DATA_DIR, 0x0);
- tls_reg_write32(HR_GPIOB_DATA_DIR, 0x0);
- #if WM_SWD_ENABLE
- tls_reg_write32(HR_GPIOA_AFSEL, 0x12); /*PA1:JTAG_CK,PA4:JTAG_SWO*/
- #else
- tls_reg_write32(HR_GPIOA_AFSEL, 0x0);
- #endif
- tls_reg_write32(HR_GPIOB_AFSEL, 0x0);
- tls_reg_write32(HR_GPIOA_DATA_PULLEN, 0);
- tls_reg_write32(HR_GPIOB_DATA_PULLEN, 0);
- }
|