luat_pwm_air101.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. #include "luat_base.h"
  2. #include "luat_pwm.h"
  3. #define LUAT_LOG_TAG "luat.pwm"
  4. #include "luat_log.h"
  5. #include "wm_type_def.h"
  6. #include "wm_cpu.h"
  7. #include "wm_regs.h"
  8. #include "wm_dma.h"
  9. #include "wm_pwm.h"
  10. #include "wm_io.h"
  11. #include "luat_msgbus.h"
  12. uint32_t pwmDmaCap0[10]={0};
  13. uint32_t pwmDmaCap4[10]={0};
  14. static luat_pwm_conf_t pwm_confs[5];
  15. int l_pwm_dma_capture(lua_State *L, void* ptr) {
  16. int pwmH,pwmL,pulse;
  17. // 给 sys.publish方法发送数据
  18. rtos_msg_t* msg = (rtos_msg_t*)lua_topointer(L, -1);
  19. int channel = msg->arg1;
  20. if (channel ==0){
  21. pwmH = (int)(pwmDmaCap0[5]>>16);
  22. pwmL = (int)(pwmDmaCap0[5]&0x0000ffff);
  23. pulse = pwmH*100/(pwmH+pwmL);
  24. }else if(channel ==4){
  25. pwmH = (int)(pwmDmaCap4[5]>>16);
  26. pwmL = (int)(pwmDmaCap4[5]&0x0000ffff);
  27. pulse = pwmH*100/(pwmH+pwmL);
  28. }
  29. lua_getglobal(L, "sys_pub");
  30. if (lua_isnil(L, -1)) {
  31. lua_pushinteger(L, 0);
  32. return 1;
  33. }
  34. lua_pushstring(L, "PWM_CAPTURE");
  35. lua_pushinteger(L, channel);
  36. lua_pushinteger(L, pulse);
  37. lua_pushinteger(L, pwmH);
  38. lua_pushinteger(L, pwmL);
  39. lua_call(L, 5, 0);
  40. return 0;
  41. }
  42. static void pwm_dma_callback(void * channel)
  43. {
  44. rtos_msg_t msg={0};
  45. msg.handler = l_pwm_dma_capture;
  46. msg.arg1 = (int)channel;
  47. luat_msgbus_put(&msg, 0);
  48. tls_pwm_stop(channel);
  49. }
  50. int luat_pwm_setup(luat_pwm_conf_t* conf) {
  51. int channel = conf->channel;
  52. size_t period = conf->period;
  53. size_t pulse = conf->pulse;
  54. size_t pnum = conf->pnum;
  55. size_t precision = conf->precision;
  56. if (precision != 100 && precision != 256) {
  57. LLOGW("only 100 or 256 PWM precision supported");
  58. return -1;
  59. }
  60. if (pulse >= precision)
  61. pulse = precision;
  62. if (precision == 100)
  63. pulse = pulse * 2.55;
  64. else if (precision == 256) {
  65. if (pulse > 0)
  66. pulse --;
  67. }
  68. int ret = -1;
  69. switch (channel)
  70. {
  71. // #ifdef AIR101
  72. // case 0:
  73. // wm_pwm0_config(WM_IO_PB_00);
  74. // break;
  75. // case 1:
  76. // wm_pwm1_config(WM_IO_PB_01);
  77. // break;
  78. // case 2:
  79. // wm_pwm2_config(WM_IO_PB_02);
  80. // break;
  81. // case 3:
  82. // wm_pwm3_config(WM_IO_PB_03);
  83. // break;
  84. // case 4:
  85. // wm_pwm4_config(WM_IO_PA_07);
  86. // break;
  87. // #else
  88. case 00:
  89. wm_pwm0_config(WM_IO_PB_00);
  90. break;
  91. case 10:
  92. wm_pwm0_config(WM_IO_PA_10);
  93. break;
  94. case 20:
  95. wm_pwm0_config(WM_IO_PB_12);
  96. break;
  97. case 30:
  98. wm_pwm0_config(WM_IO_PA_02);
  99. break;
  100. case 01:
  101. wm_pwm1_config(WM_IO_PB_01);
  102. break;
  103. case 11:
  104. wm_pwm1_config(WM_IO_PA_11);
  105. break;
  106. case 21:
  107. wm_pwm1_config(WM_IO_PB_13);
  108. break;
  109. case 31:
  110. wm_pwm1_config(WM_IO_PA_03);
  111. break;
  112. case 02:
  113. wm_pwm2_config(WM_IO_PB_02);
  114. break;
  115. case 12:
  116. wm_pwm2_config(WM_IO_PA_12);
  117. break;
  118. case 22:
  119. wm_pwm2_config(WM_IO_PB_14);
  120. break;
  121. case 32:
  122. wm_pwm2_config(WM_IO_PB_24);
  123. break;
  124. case 03:
  125. wm_pwm3_config(WM_IO_PB_03);
  126. break;
  127. case 13:
  128. wm_pwm3_config(WM_IO_PA_13);
  129. break;
  130. case 23:
  131. wm_pwm3_config(WM_IO_PB_15);
  132. break;
  133. case 33:
  134. wm_pwm3_config(WM_IO_PB_25);
  135. break;
  136. case 04:
  137. wm_pwm4_config(WM_IO_PA_07);
  138. break;
  139. case 14:
  140. wm_pwm4_config(WM_IO_PA_14);
  141. break;
  142. case 24:
  143. wm_pwm4_config(WM_IO_PB_16);
  144. break;
  145. case 34:
  146. wm_pwm4_config(WM_IO_PB_26);
  147. break;
  148. // #endif
  149. // TODO 再选一组PWM0~PWM4
  150. default:
  151. LLOGW("unkown pwm channel %d", channel);
  152. return -1;
  153. }
  154. channel = channel%10;
  155. if (channel < 0 || channel > 4)
  156. return -1;
  157. tls_sys_clk sysclk;
  158. tls_sys_clk_get(&sysclk);
  159. // 判断一下是否只修改了占空比
  160. if (memcmp(&pwm_confs[channel], conf, sizeof(luat_pwm_conf_t))) {
  161. while (1) {
  162. if (pwm_confs[channel].period != conf->period) {
  163. break;
  164. // TODO 支持只修改频率
  165. //tls_pwm_freq_config(channel, sysclk.apbclk*UNIT_MHZ/256/period, period);
  166. }
  167. if (pwm_confs[channel].pnum != conf->pnum) {
  168. break;
  169. }
  170. if (pwm_confs[channel].precision != conf->precision) {
  171. break;
  172. }
  173. if (pwm_confs[channel].pulse != conf->pulse) {
  174. // 仅占空比不同,修改即可, V0006
  175. tls_pwm_duty_config(channel, pulse);
  176. return 0;
  177. }
  178. }
  179. }
  180. else {
  181. // 完全相同, 那不需要重新配置了
  182. return 0;
  183. }
  184. // 属于全新配置
  185. ret = tls_pwm_init(channel, period, pulse, pnum);
  186. if(ret != WM_SUCCESS)
  187. return ret;
  188. tls_pwm_start(channel);
  189. memcpy(&pwm_confs[channel], conf, sizeof(luat_pwm_conf_t));
  190. return 0;
  191. }
  192. int luat_pwm_capture(int channel,int freq) {
  193. uint8_t dmaCh;
  194. struct tls_dma_descriptor DmaDesc;
  195. tls_sys_clk sysclk;
  196. tls_sys_clk_get(&sysclk);
  197. switch (channel){
  198. // #ifdef AIR101
  199. // case 0:
  200. // memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  201. // wm_pwm0_config(WM_IO_PB_00);
  202. // tls_pwm_stop(channel);
  203. // dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  204. // DmaDesc.src_addr = HR_PWM_CAPDAT;
  205. // DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  206. // DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  207. // DmaDesc.valid = TLS_DMA_DESC_VALID;
  208. // DmaDesc.next = NULL;
  209. // tls_dma_start(dmaCh, &DmaDesc, 0);
  210. // tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  211. // tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  212. // tls_pwm_start(channel);
  213. // return 0;
  214. // case 4:
  215. // memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  216. // wm_pwm4_config(WM_IO_PA_07);
  217. // tls_pwm_stop(channel);
  218. // dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  219. // DmaDesc.src_addr = HR_PWM_CAPDAT;
  220. // DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  221. // DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  222. // DmaDesc.valid = TLS_DMA_DESC_VALID;
  223. // DmaDesc.next = NULL;
  224. // tls_dma_start(dmaCh, &DmaDesc, 0);
  225. // tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  226. // tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  227. // tls_pwm_start(channel);
  228. // return 0;
  229. // #else
  230. case 00:
  231. channel = channel%10;
  232. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  233. wm_pwm0_config(WM_IO_PB_00);
  234. tls_pwm_stop(channel);
  235. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  236. DmaDesc.src_addr = HR_PWM_CAPDAT;
  237. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  238. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  239. DmaDesc.valid = TLS_DMA_DESC_VALID;
  240. DmaDesc.next = NULL;
  241. tls_dma_start(dmaCh, &DmaDesc, 0);
  242. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  243. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  244. tls_pwm_start(channel);
  245. return 0;
  246. case 10:
  247. channel = channel%10;
  248. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  249. wm_pwm0_config(WM_IO_PB_19);
  250. tls_pwm_stop(channel);
  251. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  252. DmaDesc.src_addr = HR_PWM_CAPDAT;
  253. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  254. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  255. DmaDesc.valid = TLS_DMA_DESC_VALID;
  256. DmaDesc.next = NULL;
  257. tls_dma_start(dmaCh, &DmaDesc, 0);
  258. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  259. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  260. tls_pwm_start(channel);
  261. return 0;
  262. case 20:
  263. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  264. wm_pwm0_config(WM_IO_PA_02);
  265. tls_pwm_stop(channel);
  266. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  267. DmaDesc.src_addr = HR_PWM_CAPDAT;
  268. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  269. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  270. DmaDesc.valid = TLS_DMA_DESC_VALID;
  271. DmaDesc.next = NULL;
  272. tls_dma_start(dmaCh, &DmaDesc, 0);
  273. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  274. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  275. tls_pwm_start(channel);
  276. return 0;
  277. case 30:
  278. channel = channel%10;
  279. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  280. wm_pwm0_config(WM_IO_PA_10);
  281. tls_pwm_stop(channel);
  282. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  283. DmaDesc.src_addr = HR_PWM_CAPDAT;
  284. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  285. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  286. DmaDesc.valid = TLS_DMA_DESC_VALID;
  287. DmaDesc.next = NULL;
  288. tls_dma_start(dmaCh, &DmaDesc, 0);
  289. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  290. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  291. tls_pwm_start(channel);
  292. return 0;
  293. case 40:
  294. channel = channel%10;
  295. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  296. wm_pwm0_config(WM_IO_PB_12);
  297. tls_pwm_stop(channel);
  298. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  299. DmaDesc.src_addr = HR_PWM_CAPDAT;
  300. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  301. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  302. DmaDesc.valid = TLS_DMA_DESC_VALID;
  303. DmaDesc.next = NULL;
  304. tls_dma_start(dmaCh, &DmaDesc, 0);
  305. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  306. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  307. tls_pwm_start(channel);
  308. return 0;
  309. case 04:
  310. channel = channel%10;
  311. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  312. wm_pwm4_config(WM_IO_PA_04);
  313. tls_pwm_stop(channel);
  314. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  315. DmaDesc.src_addr = HR_PWM_CAPDAT;
  316. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  317. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  318. DmaDesc.valid = TLS_DMA_DESC_VALID;
  319. DmaDesc.next = NULL;
  320. tls_dma_start(dmaCh, &DmaDesc, 0);
  321. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  322. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  323. tls_pwm_start(channel);
  324. return 0;
  325. case 14:
  326. channel = channel%10;
  327. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  328. wm_pwm4_config(WM_IO_PA_07);
  329. tls_pwm_stop(channel);
  330. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  331. DmaDesc.src_addr = HR_PWM_CAPDAT;
  332. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  333. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  334. DmaDesc.valid = TLS_DMA_DESC_VALID;
  335. DmaDesc.next = NULL;
  336. tls_dma_start(dmaCh, &DmaDesc, 0);
  337. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  338. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  339. tls_pwm_start(channel);
  340. return 0;
  341. case 24:
  342. channel = channel%10;
  343. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  344. wm_pwm4_config(WM_IO_PA_14);
  345. tls_pwm_stop(channel);
  346. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  347. DmaDesc.src_addr = HR_PWM_CAPDAT;
  348. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  349. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  350. DmaDesc.valid = TLS_DMA_DESC_VALID;
  351. DmaDesc.next = NULL;
  352. tls_dma_start(dmaCh, &DmaDesc, 0);
  353. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  354. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  355. tls_pwm_start(channel);
  356. return 0;
  357. case 34:
  358. channel = channel%10;
  359. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  360. wm_pwm4_config(WM_IO_PB_16);
  361. tls_pwm_stop(channel);
  362. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  363. DmaDesc.src_addr = HR_PWM_CAPDAT;
  364. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  365. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  366. DmaDesc.valid = TLS_DMA_DESC_VALID;
  367. DmaDesc.next = NULL;
  368. tls_dma_start(dmaCh, &DmaDesc, 0);
  369. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  370. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  371. tls_pwm_start(channel);
  372. return 0;
  373. case 44:
  374. channel = channel%10;
  375. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  376. wm_pwm4_config(WM_IO_PB_26);
  377. tls_pwm_stop(channel);
  378. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  379. DmaDesc.src_addr = HR_PWM_CAPDAT;
  380. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  381. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  382. DmaDesc.valid = TLS_DMA_DESC_VALID;
  383. DmaDesc.next = NULL;
  384. tls_dma_start(dmaCh, &DmaDesc, 0);
  385. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  386. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  387. tls_pwm_start(channel);
  388. return 0;
  389. // #endif
  390. // TODO 再选一组PWM0~PWM4
  391. default:
  392. break;
  393. }
  394. return -1;
  395. }
  396. // @return -1 关闭失败。 0 关闭成功
  397. int luat_pwm_close(int channel) {
  398. int ret = -1;
  399. channel = channel%10;
  400. if (channel < 0 || channel > 4)
  401. return 0;
  402. ret = tls_pwm_stop(channel);
  403. pwm_confs[channel].period = 0;
  404. if(ret != WM_SUCCESS)
  405. return ret;
  406. return 0;
  407. }