luat_pwm_air101.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. #include "luat_base.h"
  2. #include "luat_pwm.h"
  3. #define LUAT_LOG_TAG "luat.pwm"
  4. #include "luat_log.h"
  5. #include "wm_type_def.h"
  6. #include "wm_cpu.h"
  7. #include "wm_regs.h"
  8. #include "wm_dma.h"
  9. #include "wm_pwm.h"
  10. #include "wm_io.h"
  11. #include "luat_msgbus.h"
  12. uint32_t pwmDmaCap0[10]={0};
  13. uint32_t pwmDmaCap4[10]={0};
  14. int l_pwm_dma_capture(lua_State *L, void* ptr) {
  15. int pwmH,pwmL,pulse;
  16. // 给 sys.publish方法发送数据
  17. rtos_msg_t* msg = (rtos_msg_t*)lua_topointer(L, -1);
  18. int channel = msg->arg1;
  19. if (channel ==0){
  20. pwmH = (int)(pwmDmaCap0[5]>>16);
  21. pwmL = (int)(pwmDmaCap0[5]&0x0000ffff);
  22. pulse = pwmH*100/(pwmH+pwmL);
  23. }else if(channel ==4){
  24. pwmH = (int)(pwmDmaCap4[5]>>16);
  25. pwmL = (int)(pwmDmaCap4[5]&0x0000ffff);
  26. pulse = pwmH*100/(pwmH+pwmL);
  27. }
  28. lua_getglobal(L, "sys_pub");
  29. if (lua_isnil(L, -1)) {
  30. lua_pushinteger(L, 0);
  31. return 1;
  32. }
  33. lua_pushstring(L, "PWM_CAPTURE");
  34. lua_pushinteger(L, channel);
  35. lua_pushinteger(L, pulse);
  36. lua_pushinteger(L, pwmH);
  37. lua_pushinteger(L, pwmL);
  38. lua_call(L, 5, 0);
  39. return 0;
  40. }
  41. static void pwm_dma_callback(void * channel)
  42. {
  43. rtos_msg_t msg={0};
  44. msg.handler = l_pwm_dma_capture;
  45. msg.arg1 = (int)channel;
  46. luat_msgbus_put(&msg, 0);
  47. tls_pwm_stop(channel);
  48. }
  49. int luat_pwm_setup(luat_pwm_conf_t* conf) {
  50. int channel = conf->channel;
  51. size_t period = conf->period;
  52. size_t pulse = conf->pulse;
  53. size_t pnum = conf->pnum;
  54. size_t precision = conf->precision;
  55. if (precision != 100 && precision != 256) {
  56. LLOGW("only 100 or 256 PWM precision supported");
  57. return -1;
  58. }
  59. if (pulse >= precision)
  60. pulse = precision;
  61. if (precision == 100)
  62. pulse = pulse * 2.55;
  63. else if (precision == 256) {
  64. if (pulse > 0)
  65. pulse --;
  66. }
  67. int ret = -1;
  68. switch (channel)
  69. {
  70. // #ifdef AIR101
  71. // case 0:
  72. // wm_pwm0_config(WM_IO_PB_00);
  73. // break;
  74. // case 1:
  75. // wm_pwm1_config(WM_IO_PB_01);
  76. // break;
  77. // case 2:
  78. // wm_pwm2_config(WM_IO_PB_02);
  79. // break;
  80. // case 3:
  81. // wm_pwm3_config(WM_IO_PB_03);
  82. // break;
  83. // case 4:
  84. // wm_pwm4_config(WM_IO_PA_07);
  85. // break;
  86. // #else
  87. case 00:
  88. wm_pwm0_config(WM_IO_PB_00);
  89. break;
  90. case 10:
  91. wm_pwm0_config(WM_IO_PA_10);
  92. break;
  93. case 20:
  94. wm_pwm0_config(WM_IO_PB_12);
  95. break;
  96. case 30:
  97. wm_pwm0_config(WM_IO_PA_02);
  98. break;
  99. case 01:
  100. wm_pwm1_config(WM_IO_PB_01);
  101. break;
  102. case 11:
  103. wm_pwm1_config(WM_IO_PA_11);
  104. break;
  105. case 21:
  106. wm_pwm1_config(WM_IO_PB_13);
  107. break;
  108. case 31:
  109. wm_pwm1_config(WM_IO_PA_03);
  110. break;
  111. case 02:
  112. wm_pwm2_config(WM_IO_PB_02);
  113. break;
  114. case 12:
  115. wm_pwm2_config(WM_IO_PA_12);
  116. break;
  117. case 22:
  118. wm_pwm2_config(WM_IO_PB_14);
  119. break;
  120. case 32:
  121. wm_pwm2_config(WM_IO_PB_24);
  122. break;
  123. case 03:
  124. wm_pwm3_config(WM_IO_PB_03);
  125. break;
  126. case 13:
  127. wm_pwm3_config(WM_IO_PA_13);
  128. break;
  129. case 23:
  130. wm_pwm3_config(WM_IO_PB_15);
  131. break;
  132. case 33:
  133. wm_pwm3_config(WM_IO_PB_25);
  134. break;
  135. case 04:
  136. wm_pwm4_config(WM_IO_PA_07);
  137. break;
  138. case 14:
  139. wm_pwm4_config(WM_IO_PA_14);
  140. break;
  141. case 24:
  142. wm_pwm4_config(WM_IO_PB_16);
  143. break;
  144. case 34:
  145. wm_pwm4_config(WM_IO_PB_26);
  146. break;
  147. // #endif
  148. // TODO 再选一组PWM0~PWM4
  149. default:
  150. LLOGW("unkown pwm channel %d", channel);
  151. return -1;
  152. }
  153. // #ifdef AIR103
  154. channel = channel%10;
  155. // #endif
  156. tls_pwm_stop(channel);
  157. ret = tls_pwm_init(channel, period, pulse, pnum);
  158. if(ret != WM_SUCCESS)
  159. return ret;
  160. tls_pwm_start(channel);
  161. return 0;
  162. }
  163. int luat_pwm_capture(int channel,int freq) {
  164. uint8_t dmaCh;
  165. struct tls_dma_descriptor DmaDesc;
  166. tls_sys_clk sysclk;
  167. tls_sys_clk_get(&sysclk);
  168. switch (channel){
  169. // #ifdef AIR101
  170. // case 0:
  171. // memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  172. // wm_pwm0_config(WM_IO_PB_00);
  173. // tls_pwm_stop(channel);
  174. // dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  175. // DmaDesc.src_addr = HR_PWM_CAPDAT;
  176. // DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  177. // DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  178. // DmaDesc.valid = TLS_DMA_DESC_VALID;
  179. // DmaDesc.next = NULL;
  180. // tls_dma_start(dmaCh, &DmaDesc, 0);
  181. // tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  182. // tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  183. // tls_pwm_start(channel);
  184. // return 0;
  185. // case 4:
  186. // memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  187. // wm_pwm4_config(WM_IO_PA_07);
  188. // tls_pwm_stop(channel);
  189. // dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  190. // DmaDesc.src_addr = HR_PWM_CAPDAT;
  191. // DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  192. // DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  193. // DmaDesc.valid = TLS_DMA_DESC_VALID;
  194. // DmaDesc.next = NULL;
  195. // tls_dma_start(dmaCh, &DmaDesc, 0);
  196. // tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  197. // tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  198. // tls_pwm_start(channel);
  199. // return 0;
  200. // #else
  201. case 00:
  202. channel = channel%10;
  203. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  204. wm_pwm0_config(WM_IO_PB_00);
  205. tls_pwm_stop(channel);
  206. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  207. DmaDesc.src_addr = HR_PWM_CAPDAT;
  208. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  209. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  210. DmaDesc.valid = TLS_DMA_DESC_VALID;
  211. DmaDesc.next = NULL;
  212. tls_dma_start(dmaCh, &DmaDesc, 0);
  213. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  214. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  215. tls_pwm_start(channel);
  216. return 0;
  217. case 10:
  218. channel = channel%10;
  219. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  220. wm_pwm0_config(WM_IO_PB_19);
  221. tls_pwm_stop(channel);
  222. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  223. DmaDesc.src_addr = HR_PWM_CAPDAT;
  224. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  225. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  226. DmaDesc.valid = TLS_DMA_DESC_VALID;
  227. DmaDesc.next = NULL;
  228. tls_dma_start(dmaCh, &DmaDesc, 0);
  229. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  230. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  231. tls_pwm_start(channel);
  232. return 0;
  233. case 20:
  234. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  235. wm_pwm0_config(WM_IO_PA_02);
  236. tls_pwm_stop(channel);
  237. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  238. DmaDesc.src_addr = HR_PWM_CAPDAT;
  239. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  240. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  241. DmaDesc.valid = TLS_DMA_DESC_VALID;
  242. DmaDesc.next = NULL;
  243. tls_dma_start(dmaCh, &DmaDesc, 0);
  244. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  245. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  246. tls_pwm_start(channel);
  247. return 0;
  248. case 30:
  249. channel = channel%10;
  250. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  251. wm_pwm0_config(WM_IO_PA_10);
  252. tls_pwm_stop(channel);
  253. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  254. DmaDesc.src_addr = HR_PWM_CAPDAT;
  255. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  256. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  257. DmaDesc.valid = TLS_DMA_DESC_VALID;
  258. DmaDesc.next = NULL;
  259. tls_dma_start(dmaCh, &DmaDesc, 0);
  260. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  261. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  262. tls_pwm_start(channel);
  263. return 0;
  264. case 40:
  265. channel = channel%10;
  266. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  267. wm_pwm0_config(WM_IO_PB_12);
  268. tls_pwm_stop(channel);
  269. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  270. DmaDesc.src_addr = HR_PWM_CAPDAT;
  271. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  272. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  273. DmaDesc.valid = TLS_DMA_DESC_VALID;
  274. DmaDesc.next = NULL;
  275. tls_dma_start(dmaCh, &DmaDesc, 0);
  276. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  277. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  278. tls_pwm_start(channel);
  279. return 0;
  280. case 04:
  281. channel = channel%10;
  282. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  283. wm_pwm4_config(WM_IO_PA_04);
  284. tls_pwm_stop(channel);
  285. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  286. DmaDesc.src_addr = HR_PWM_CAPDAT;
  287. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  288. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  289. DmaDesc.valid = TLS_DMA_DESC_VALID;
  290. DmaDesc.next = NULL;
  291. tls_dma_start(dmaCh, &DmaDesc, 0);
  292. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  293. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  294. tls_pwm_start(channel);
  295. return 0;
  296. case 14:
  297. channel = channel%10;
  298. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  299. wm_pwm4_config(WM_IO_PA_07);
  300. tls_pwm_stop(channel);
  301. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  302. DmaDesc.src_addr = HR_PWM_CAPDAT;
  303. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  304. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  305. DmaDesc.valid = TLS_DMA_DESC_VALID;
  306. DmaDesc.next = NULL;
  307. tls_dma_start(dmaCh, &DmaDesc, 0);
  308. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  309. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  310. tls_pwm_start(channel);
  311. return 0;
  312. case 24:
  313. channel = channel%10;
  314. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  315. wm_pwm4_config(WM_IO_PA_14);
  316. tls_pwm_stop(channel);
  317. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  318. DmaDesc.src_addr = HR_PWM_CAPDAT;
  319. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  320. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  321. DmaDesc.valid = TLS_DMA_DESC_VALID;
  322. DmaDesc.next = NULL;
  323. tls_dma_start(dmaCh, &DmaDesc, 0);
  324. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  325. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  326. tls_pwm_start(channel);
  327. return 0;
  328. case 34:
  329. channel = channel%10;
  330. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  331. wm_pwm4_config(WM_IO_PB_16);
  332. tls_pwm_stop(channel);
  333. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  334. DmaDesc.src_addr = HR_PWM_CAPDAT;
  335. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  336. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  337. DmaDesc.valid = TLS_DMA_DESC_VALID;
  338. DmaDesc.next = NULL;
  339. tls_dma_start(dmaCh, &DmaDesc, 0);
  340. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  341. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  342. tls_pwm_start(channel);
  343. return 0;
  344. case 44:
  345. channel = channel%10;
  346. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  347. wm_pwm4_config(WM_IO_PB_26);
  348. tls_pwm_stop(channel);
  349. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  350. DmaDesc.src_addr = HR_PWM_CAPDAT;
  351. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  352. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  353. DmaDesc.valid = TLS_DMA_DESC_VALID;
  354. DmaDesc.next = NULL;
  355. tls_dma_start(dmaCh, &DmaDesc, 0);
  356. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  357. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  358. tls_pwm_start(channel);
  359. return 0;
  360. // #endif
  361. // TODO 再选一组PWM0~PWM4
  362. default:
  363. break;
  364. }
  365. return -1;
  366. }
  367. // @return -1 关闭失败。 0 关闭成功
  368. int luat_pwm_close(int channel) {
  369. int ret = -1;
  370. // #ifdef AIR103
  371. channel = channel%10;
  372. // #endif
  373. ret = tls_pwm_stop(channel);
  374. if(ret != WM_SUCCESS)
  375. return ret;
  376. return 0;
  377. }