luat_pwm_air101.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. #include "luat_base.h"
  2. #include "luat_pwm.h"
  3. #define LUAT_LOG_TAG "luat.pwm"
  4. #include "luat_log.h"
  5. #include "wm_type_def.h"
  6. #include "wm_cpu.h"
  7. #include "wm_regs.h"
  8. #include "wm_dma.h"
  9. #include "wm_pwm.h"
  10. #include "wm_io.h"
  11. #include "luat_msgbus.h"
  12. #include "wm_gpio_afsel.h"
  13. uint32_t pwmDmaCap0[10]={0};
  14. uint32_t pwmDmaCap4[10]={0};
  15. static luat_pwm_conf_t pwm_confs[5];
  16. static uint8_t dmaCh;
  17. int l_pwm_dma_capture(lua_State *L, void* ptr) {
  18. int pwmH = 0,pwmL = 0,pulse = 0;
  19. // 给 sys.publish方法发送数据
  20. rtos_msg_t* msg = (rtos_msg_t*)lua_topointer(L, -1);
  21. int channel = msg->arg1;
  22. if (channel ==0){
  23. pwmH = (int)(pwmDmaCap0[5]>>16);
  24. pwmL = (int)(pwmDmaCap0[5]&0x0000ffff);
  25. pulse = pwmH*100/(pwmH+pwmL);
  26. }else if(channel ==4){
  27. pwmH = (int)(pwmDmaCap4[5]>>16);
  28. pwmL = (int)(pwmDmaCap4[5]&0x0000ffff);
  29. pulse = pwmH*100/(pwmH+pwmL);
  30. }
  31. lua_getglobal(L, "sys_pub");
  32. if (lua_isnil(L, -1)) {
  33. lua_pushinteger(L, 0);
  34. return 1;
  35. }
  36. lua_pushstring(L, "PWM_CAPTURE");
  37. lua_pushinteger(L, channel);
  38. lua_pushinteger(L, pulse);
  39. lua_pushinteger(L, pwmH);
  40. lua_pushinteger(L, pwmL);
  41. lua_call(L, 5, 0);
  42. return 0;
  43. }
  44. static void pwm_dma_callback(void * channel)
  45. {
  46. u8 ch = (u8)(channel);
  47. tls_pwm_stop(ch);
  48. tls_dma_free(dmaCh);
  49. dmaCh = 0;
  50. rtos_msg_t msg={0};
  51. msg.handler = l_pwm_dma_capture;
  52. msg.arg1 = ch;
  53. luat_msgbus_put(&msg, 0);
  54. }
  55. int luat_pwm_setup(luat_pwm_conf_t* conf) {
  56. int channel = conf->channel;
  57. size_t period = conf->period;
  58. size_t pulse = conf->pulse;
  59. size_t pnum = conf->pnum;
  60. size_t precision = conf->precision;
  61. tls_sys_clk sysclk;
  62. if (precision != 100 && precision != 256) {
  63. LLOGW("only 100 or 256 PWM precision supported");
  64. return -1;
  65. }
  66. if (pulse >= precision)
  67. pulse = precision;
  68. if (precision == 100)
  69. pulse = pulse * 2.56;
  70. int ret = -1;
  71. switch (channel)
  72. {
  73. case 00:
  74. wm_pwm0_config(WM_IO_PB_00);
  75. break;
  76. case 10:
  77. wm_pwm0_config(WM_IO_PA_10);
  78. break;
  79. case 20:
  80. wm_pwm0_config(WM_IO_PB_12);
  81. break;
  82. case 30:
  83. wm_pwm0_config(WM_IO_PA_02);
  84. break;
  85. case 40:
  86. wm_pwm0_config(WM_IO_PB_19);
  87. break;
  88. case 01:
  89. wm_pwm1_config(WM_IO_PB_01);
  90. break;
  91. case 11:
  92. wm_pwm1_config(WM_IO_PA_11);
  93. break;
  94. case 21:
  95. wm_pwm1_config(WM_IO_PB_13);
  96. break;
  97. case 31:
  98. wm_pwm1_config(WM_IO_PA_03);
  99. break;
  100. case 02:
  101. wm_pwm2_config(WM_IO_PB_02);
  102. break;
  103. case 12:
  104. wm_pwm2_config(WM_IO_PA_12);
  105. break;
  106. case 22:
  107. wm_pwm2_config(WM_IO_PB_14);
  108. break;
  109. case 32:
  110. wm_pwm2_config(WM_IO_PB_24);
  111. break;
  112. case 03:
  113. wm_pwm3_config(WM_IO_PB_03);
  114. break;
  115. case 13:
  116. wm_pwm3_config(WM_IO_PA_13);
  117. break;
  118. case 23:
  119. wm_pwm3_config(WM_IO_PB_15);
  120. break;
  121. case 33:
  122. wm_pwm3_config(WM_IO_PB_25);
  123. break;
  124. case 04:
  125. wm_pwm4_config(WM_IO_PA_07);
  126. break;
  127. case 14:
  128. wm_pwm4_config(WM_IO_PA_14);
  129. break;
  130. case 24:
  131. wm_pwm4_config(WM_IO_PB_16);
  132. break;
  133. case 34:
  134. wm_pwm4_config(WM_IO_PB_26);
  135. break;
  136. case 44:
  137. wm_pwm4_config(WM_IO_PA_04);
  138. break;
  139. // #endif
  140. // TODO 再选一组PWM0~PWM4
  141. default:
  142. LLOGW("unkown pwm channel %d", channel);
  143. return -1;
  144. }
  145. channel = channel%10;
  146. if (channel < 0 || channel > 4)
  147. return -1;
  148. if (conf->pulse == 0) {
  149. return luat_pwm_close(conf->channel);
  150. }
  151. tls_sys_clk_get(&sysclk);
  152. if (pnum != 0){
  153. // 按次输出的时候, 总是重置pwm配置
  154. }else if(memcmp(&pwm_confs[channel], conf, sizeof(luat_pwm_conf_t))) {// 判断一下是否只修改了占空比
  155. while (1) {
  156. if (pwm_confs[channel].period != conf->period) {
  157. break;
  158. // TODO 支持只修改频率
  159. //tls_pwm_freq_config(channel, sysclk.apbclk*UNIT_MHZ/256/period, period);
  160. }
  161. if (pwm_confs[channel].pnum != conf->pnum) {
  162. break;
  163. }
  164. if (pwm_confs[channel].precision != conf->precision) {
  165. break;
  166. }
  167. if (pwm_confs[channel].pulse != conf->pulse) {
  168. // 仅占空比不同,修改即可, V0006
  169. tls_pwm_duty_config(channel, pulse);
  170. pwm_confs[channel].pulse = conf->pulse;
  171. return 0;
  172. }
  173. break;
  174. }
  175. }
  176. else {
  177. // 完全相同, 那不需要重新配置了
  178. return 0;
  179. }
  180. // 属于全新配置
  181. tls_pwm_stop(channel);
  182. ret = tls_pwm_init(channel, period, pulse, pnum);
  183. if(ret != WM_SUCCESS)
  184. return ret;
  185. tls_pwm_start(channel);
  186. memcpy(&pwm_confs[channel], conf, sizeof(luat_pwm_conf_t));
  187. return 0;
  188. }
  189. int luat_pwm_capture(int channel,int freq) {
  190. struct tls_dma_descriptor DmaDesc;
  191. tls_sys_clk sysclk;
  192. tls_sys_clk_get(&sysclk);
  193. if (dmaCh) {
  194. tls_dma_free(dmaCh);
  195. dmaCh = 0;
  196. }
  197. switch (channel){
  198. // #ifdef AIR101
  199. // case 0:
  200. // memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  201. // wm_pwm0_config(WM_IO_PB_00);
  202. // tls_pwm_stop(channel);
  203. // dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  204. // DmaDesc.src_addr = HR_PWM_CAPDAT;
  205. // DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  206. // DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  207. // DmaDesc.valid = TLS_DMA_DESC_VALID;
  208. // DmaDesc.next = NULL;
  209. // tls_dma_start(dmaCh, &DmaDesc, 0);
  210. // tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  211. // tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  212. // tls_pwm_start(channel);
  213. // return 0;
  214. // case 4:
  215. // memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  216. // wm_pwm4_config(WM_IO_PA_07);
  217. // tls_pwm_stop(channel);
  218. // dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  219. // DmaDesc.src_addr = HR_PWM_CAPDAT;
  220. // DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  221. // DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  222. // DmaDesc.valid = TLS_DMA_DESC_VALID;
  223. // DmaDesc.next = NULL;
  224. // tls_dma_start(dmaCh, &DmaDesc, 0);
  225. // tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  226. // tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  227. // tls_pwm_start(channel);
  228. // return 0;
  229. // #else
  230. case 00:
  231. channel = channel%10;
  232. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  233. wm_pwm0_config(WM_IO_PB_00);
  234. tls_pwm_stop(channel);
  235. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  236. DmaDesc.src_addr = HR_PWM_CAPDAT;
  237. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  238. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  239. DmaDesc.valid = TLS_DMA_DESC_VALID;
  240. DmaDesc.next = NULL;
  241. tls_dma_start(dmaCh, &DmaDesc, 0);
  242. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  243. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  244. tls_pwm_start(channel);
  245. return 0;
  246. case 10:
  247. channel = channel%10;
  248. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  249. wm_pwm0_config(WM_IO_PA_10);
  250. tls_pwm_stop(channel);
  251. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  252. DmaDesc.src_addr = HR_PWM_CAPDAT;
  253. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  254. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  255. DmaDesc.valid = TLS_DMA_DESC_VALID;
  256. DmaDesc.next = NULL;
  257. tls_dma_start(dmaCh, &DmaDesc, 0);
  258. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  259. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  260. tls_pwm_start(channel);
  261. return 0;
  262. case 20:
  263. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  264. wm_pwm0_config(WM_IO_PB_12);
  265. tls_pwm_stop(channel);
  266. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  267. DmaDesc.src_addr = HR_PWM_CAPDAT;
  268. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  269. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  270. DmaDesc.valid = TLS_DMA_DESC_VALID;
  271. DmaDesc.next = NULL;
  272. tls_dma_start(dmaCh, &DmaDesc, 0);
  273. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  274. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  275. tls_pwm_start(channel);
  276. return 0;
  277. case 30:
  278. channel = channel%10;
  279. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  280. wm_pwm0_config(WM_IO_PA_02);
  281. tls_pwm_stop(channel);
  282. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  283. DmaDesc.src_addr = HR_PWM_CAPDAT;
  284. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  285. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  286. DmaDesc.valid = TLS_DMA_DESC_VALID;
  287. DmaDesc.next = NULL;
  288. tls_dma_start(dmaCh, &DmaDesc, 0);
  289. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  290. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  291. tls_pwm_start(channel);
  292. return 0;
  293. case 40:
  294. channel = channel%10;
  295. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  296. wm_pwm0_config(WM_IO_PB_19);
  297. tls_pwm_stop(channel);
  298. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  299. DmaDesc.src_addr = HR_PWM_CAPDAT;
  300. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  301. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  302. DmaDesc.valid = TLS_DMA_DESC_VALID;
  303. DmaDesc.next = NULL;
  304. tls_dma_start(dmaCh, &DmaDesc, 0);
  305. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  306. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  307. tls_pwm_start(channel);
  308. return 0;
  309. case 04:
  310. channel = channel%10;
  311. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  312. wm_pwm4_config(WM_IO_PA_07);
  313. tls_pwm_stop(channel);
  314. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  315. DmaDesc.src_addr = HR_PWM_CAPDAT;
  316. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  317. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  318. DmaDesc.valid = TLS_DMA_DESC_VALID;
  319. DmaDesc.next = NULL;
  320. tls_dma_start(dmaCh, &DmaDesc, 0);
  321. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  322. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  323. tls_pwm_start(channel);
  324. return 0;
  325. case 14:
  326. channel = channel%10;
  327. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  328. wm_pwm4_config(WM_IO_PA_14);
  329. tls_pwm_stop(channel);
  330. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  331. DmaDesc.src_addr = HR_PWM_CAPDAT;
  332. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  333. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  334. DmaDesc.valid = TLS_DMA_DESC_VALID;
  335. DmaDesc.next = NULL;
  336. tls_dma_start(dmaCh, &DmaDesc, 0);
  337. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  338. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  339. tls_pwm_start(channel);
  340. return 0;
  341. case 24:
  342. channel = channel%10;
  343. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  344. wm_pwm4_config(WM_IO_PB_16);
  345. tls_pwm_stop(channel);
  346. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  347. DmaDesc.src_addr = HR_PWM_CAPDAT;
  348. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  349. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  350. DmaDesc.valid = TLS_DMA_DESC_VALID;
  351. DmaDesc.next = NULL;
  352. tls_dma_start(dmaCh, &DmaDesc, 0);
  353. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  354. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  355. tls_pwm_start(channel);
  356. return 0;
  357. case 34:
  358. channel = channel%10;
  359. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  360. wm_pwm4_config(WM_IO_PB_26);
  361. tls_pwm_stop(channel);
  362. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  363. DmaDesc.src_addr = HR_PWM_CAPDAT;
  364. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  365. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  366. DmaDesc.valid = TLS_DMA_DESC_VALID;
  367. DmaDesc.next = NULL;
  368. tls_dma_start(dmaCh, &DmaDesc, 0);
  369. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  370. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  371. tls_pwm_start(channel);
  372. return 0;
  373. case 44:
  374. channel = channel%10;
  375. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  376. wm_pwm4_config(WM_IO_PA_04);
  377. tls_pwm_stop(channel);
  378. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  379. DmaDesc.src_addr = HR_PWM_CAPDAT;
  380. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  381. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  382. DmaDesc.valid = TLS_DMA_DESC_VALID;
  383. DmaDesc.next = NULL;
  384. tls_dma_start(dmaCh, &DmaDesc, 0);
  385. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  386. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  387. tls_pwm_start(channel);
  388. return 0;
  389. // #endif
  390. // TODO 再选一组PWM0~PWM4
  391. default:
  392. break;
  393. }
  394. return -1;
  395. }
  396. // @return -1 关闭失败。 0 关闭成功
  397. int luat_pwm_close(int channel) {
  398. int ret = -1;
  399. channel = channel%10;
  400. if (channel < 0 || channel > 4)
  401. return 0;
  402. ret = tls_pwm_stop(channel);
  403. pwm_confs[channel].period = 0;
  404. if(ret != WM_SUCCESS)
  405. return ret;
  406. return 0;
  407. }