luat_pwm_air101.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. #include "luat_base.h"
  2. #include "luat_pwm.h"
  3. #define LUAT_LOG_TAG "luat.pwm"
  4. #include "luat_log.h"
  5. #include "wm_type_def.h"
  6. #include "wm_cpu.h"
  7. #include "wm_regs.h"
  8. #include "wm_dma.h"
  9. #include "wm_pwm.h"
  10. #include "wm_io.h"
  11. #include "luat_msgbus.h"
  12. #include "wm_gpio_afsel.h"
  13. uint32_t pwmDmaCap0[10]={0};
  14. uint32_t pwmDmaCap4[10]={0};
  15. static luat_pwm_conf_t pwm_confs[5];
  16. int l_pwm_dma_capture(lua_State *L, void* ptr) {
  17. int pwmH,pwmL,pulse;
  18. // 给 sys.publish方法发送数据
  19. rtos_msg_t* msg = (rtos_msg_t*)lua_topointer(L, -1);
  20. int channel = msg->arg1;
  21. if (channel ==0){
  22. pwmH = (int)(pwmDmaCap0[5]>>16);
  23. pwmL = (int)(pwmDmaCap0[5]&0x0000ffff);
  24. pulse = pwmH*100/(pwmH+pwmL);
  25. }else if(channel ==4){
  26. pwmH = (int)(pwmDmaCap4[5]>>16);
  27. pwmL = (int)(pwmDmaCap4[5]&0x0000ffff);
  28. pulse = pwmH*100/(pwmH+pwmL);
  29. }
  30. lua_getglobal(L, "sys_pub");
  31. if (lua_isnil(L, -1)) {
  32. lua_pushinteger(L, 0);
  33. return 1;
  34. }
  35. lua_pushstring(L, "PWM_CAPTURE");
  36. lua_pushinteger(L, channel);
  37. lua_pushinteger(L, pulse);
  38. lua_pushinteger(L, pwmH);
  39. lua_pushinteger(L, pwmL);
  40. lua_call(L, 5, 0);
  41. return 0;
  42. }
  43. static void pwm_dma_callback(void * channel)
  44. {
  45. u8 ch = (u8)(channel);
  46. tls_pwm_stop(ch);
  47. tls_dma_free(1);
  48. rtos_msg_t msg={0};
  49. msg.handler = l_pwm_dma_capture;
  50. msg.arg1 = ch;
  51. luat_msgbus_put(&msg, 0);
  52. }
  53. int luat_pwm_setup(luat_pwm_conf_t* conf) {
  54. int channel = conf->channel;
  55. size_t period = conf->period;
  56. size_t pulse = conf->pulse;
  57. size_t pnum = conf->pnum;
  58. size_t precision = conf->precision;
  59. tls_sys_clk sysclk;
  60. if (precision != 100 && precision != 256) {
  61. LLOGW("only 100 or 256 PWM precision supported");
  62. return -1;
  63. }
  64. if (pulse >= precision)
  65. pulse = precision;
  66. if (precision == 100)
  67. pulse = pulse * 2.56;
  68. int ret = -1;
  69. switch (channel)
  70. {
  71. case 00:
  72. wm_pwm0_config(WM_IO_PB_00);
  73. break;
  74. case 10:
  75. wm_pwm0_config(WM_IO_PA_10);
  76. break;
  77. case 20:
  78. wm_pwm0_config(WM_IO_PB_12);
  79. break;
  80. case 30:
  81. wm_pwm0_config(WM_IO_PA_02);
  82. break;
  83. case 40:
  84. wm_pwm0_config(WM_IO_PB_19);
  85. break;
  86. case 01:
  87. wm_pwm1_config(WM_IO_PB_01);
  88. break;
  89. case 11:
  90. wm_pwm1_config(WM_IO_PA_11);
  91. break;
  92. case 21:
  93. wm_pwm1_config(WM_IO_PB_13);
  94. break;
  95. case 31:
  96. wm_pwm1_config(WM_IO_PA_03);
  97. break;
  98. case 02:
  99. wm_pwm2_config(WM_IO_PB_02);
  100. break;
  101. case 12:
  102. wm_pwm2_config(WM_IO_PA_12);
  103. break;
  104. case 22:
  105. wm_pwm2_config(WM_IO_PB_14);
  106. break;
  107. case 32:
  108. wm_pwm2_config(WM_IO_PB_24);
  109. break;
  110. case 03:
  111. wm_pwm3_config(WM_IO_PB_03);
  112. break;
  113. case 13:
  114. wm_pwm3_config(WM_IO_PA_13);
  115. break;
  116. case 23:
  117. wm_pwm3_config(WM_IO_PB_15);
  118. break;
  119. case 33:
  120. wm_pwm3_config(WM_IO_PB_25);
  121. break;
  122. case 04:
  123. wm_pwm4_config(WM_IO_PA_07);
  124. break;
  125. case 14:
  126. wm_pwm4_config(WM_IO_PA_14);
  127. break;
  128. case 24:
  129. wm_pwm4_config(WM_IO_PB_16);
  130. break;
  131. case 34:
  132. wm_pwm4_config(WM_IO_PB_26);
  133. break;
  134. case 44:
  135. wm_pwm4_config(WM_IO_PA_04);
  136. break;
  137. // #endif
  138. // TODO 再选一组PWM0~PWM4
  139. default:
  140. LLOGW("unkown pwm channel %d", channel);
  141. return -1;
  142. }
  143. channel = channel%10;
  144. if (channel < 0 || channel > 4)
  145. return -1;
  146. if (conf->pulse == 0) {
  147. return luat_pwm_close(conf->channel);
  148. }
  149. tls_sys_clk_get(&sysclk);
  150. if (pnum != 0){
  151. // 按次输出的时候, 总是重置pwm配置
  152. }else if(memcmp(&pwm_confs[channel], conf, sizeof(luat_pwm_conf_t))) {// 判断一下是否只修改了占空比
  153. while (1) {
  154. if (pwm_confs[channel].period != conf->period) {
  155. break;
  156. // TODO 支持只修改频率
  157. //tls_pwm_freq_config(channel, sysclk.apbclk*UNIT_MHZ/256/period, period);
  158. }
  159. if (pwm_confs[channel].pnum != conf->pnum) {
  160. break;
  161. }
  162. if (pwm_confs[channel].precision != conf->precision) {
  163. break;
  164. }
  165. if (pwm_confs[channel].pulse != conf->pulse) {
  166. // 仅占空比不同,修改即可, V0006
  167. tls_pwm_duty_config(channel, pulse);
  168. pwm_confs[channel].pulse = conf->pulse;
  169. return 0;
  170. }
  171. break;
  172. }
  173. }
  174. else {
  175. // 完全相同, 那不需要重新配置了
  176. return 0;
  177. }
  178. // 属于全新配置
  179. tls_pwm_stop(channel);
  180. ret = tls_pwm_init(channel, period, pulse, pnum);
  181. if(ret != WM_SUCCESS)
  182. return ret;
  183. tls_pwm_start(channel);
  184. memcpy(&pwm_confs[channel], conf, sizeof(luat_pwm_conf_t));
  185. return 0;
  186. }
  187. int luat_pwm_capture(int channel,int freq) {
  188. uint8_t dmaCh;
  189. struct tls_dma_descriptor DmaDesc;
  190. tls_sys_clk sysclk;
  191. tls_sys_clk_get(&sysclk);
  192. switch (channel){
  193. // #ifdef AIR101
  194. // case 0:
  195. // memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  196. // wm_pwm0_config(WM_IO_PB_00);
  197. // tls_pwm_stop(channel);
  198. // dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  199. // DmaDesc.src_addr = HR_PWM_CAPDAT;
  200. // DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  201. // DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  202. // DmaDesc.valid = TLS_DMA_DESC_VALID;
  203. // DmaDesc.next = NULL;
  204. // tls_dma_start(dmaCh, &DmaDesc, 0);
  205. // tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  206. // tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  207. // tls_pwm_start(channel);
  208. // return 0;
  209. // case 4:
  210. // memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  211. // wm_pwm4_config(WM_IO_PA_07);
  212. // tls_pwm_stop(channel);
  213. // dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  214. // DmaDesc.src_addr = HR_PWM_CAPDAT;
  215. // DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  216. // DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  217. // DmaDesc.valid = TLS_DMA_DESC_VALID;
  218. // DmaDesc.next = NULL;
  219. // tls_dma_start(dmaCh, &DmaDesc, 0);
  220. // tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  221. // tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  222. // tls_pwm_start(channel);
  223. // return 0;
  224. // #else
  225. case 00:
  226. channel = channel%10;
  227. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  228. wm_pwm0_config(WM_IO_PB_00);
  229. tls_pwm_stop(channel);
  230. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  231. DmaDesc.src_addr = HR_PWM_CAPDAT;
  232. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  233. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  234. DmaDesc.valid = TLS_DMA_DESC_VALID;
  235. DmaDesc.next = NULL;
  236. tls_dma_start(dmaCh, &DmaDesc, 0);
  237. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  238. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  239. tls_pwm_start(channel);
  240. return 0;
  241. case 10:
  242. channel = channel%10;
  243. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  244. wm_pwm0_config(WM_IO_PA_10);
  245. tls_pwm_stop(channel);
  246. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  247. DmaDesc.src_addr = HR_PWM_CAPDAT;
  248. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  249. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  250. DmaDesc.valid = TLS_DMA_DESC_VALID;
  251. DmaDesc.next = NULL;
  252. tls_dma_start(dmaCh, &DmaDesc, 0);
  253. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  254. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  255. tls_pwm_start(channel);
  256. return 0;
  257. case 20:
  258. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  259. wm_pwm0_config(WM_IO_PB_12);
  260. tls_pwm_stop(channel);
  261. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  262. DmaDesc.src_addr = HR_PWM_CAPDAT;
  263. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  264. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  265. DmaDesc.valid = TLS_DMA_DESC_VALID;
  266. DmaDesc.next = NULL;
  267. tls_dma_start(dmaCh, &DmaDesc, 0);
  268. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  269. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  270. tls_pwm_start(channel);
  271. return 0;
  272. case 30:
  273. channel = channel%10;
  274. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  275. wm_pwm0_config(WM_IO_PA_02);
  276. tls_pwm_stop(channel);
  277. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  278. DmaDesc.src_addr = HR_PWM_CAPDAT;
  279. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  280. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  281. DmaDesc.valid = TLS_DMA_DESC_VALID;
  282. DmaDesc.next = NULL;
  283. tls_dma_start(dmaCh, &DmaDesc, 0);
  284. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  285. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  286. tls_pwm_start(channel);
  287. return 0;
  288. case 40:
  289. channel = channel%10;
  290. memset(pwmDmaCap0, 0, sizeof(pwmDmaCap0)/sizeof(char));
  291. wm_pwm0_config(WM_IO_PB_19);
  292. tls_pwm_stop(channel);
  293. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  294. DmaDesc.src_addr = HR_PWM_CAPDAT;
  295. DmaDesc.dest_addr = (unsigned int)pwmDmaCap0;
  296. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  297. DmaDesc.valid = TLS_DMA_DESC_VALID;
  298. DmaDesc.next = NULL;
  299. tls_dma_start(dmaCh, &DmaDesc, 0);
  300. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  301. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  302. tls_pwm_start(channel);
  303. return 0;
  304. case 04:
  305. channel = channel%10;
  306. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  307. wm_pwm4_config(WM_IO_PA_07);
  308. tls_pwm_stop(channel);
  309. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  310. DmaDesc.src_addr = HR_PWM_CAPDAT;
  311. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  312. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  313. DmaDesc.valid = TLS_DMA_DESC_VALID;
  314. DmaDesc.next = NULL;
  315. tls_dma_start(dmaCh, &DmaDesc, 0);
  316. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  317. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  318. tls_pwm_start(channel);
  319. return 0;
  320. case 14:
  321. channel = channel%10;
  322. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  323. wm_pwm4_config(WM_IO_PA_14);
  324. tls_pwm_stop(channel);
  325. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  326. DmaDesc.src_addr = HR_PWM_CAPDAT;
  327. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  328. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  329. DmaDesc.valid = TLS_DMA_DESC_VALID;
  330. DmaDesc.next = NULL;
  331. tls_dma_start(dmaCh, &DmaDesc, 0);
  332. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  333. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  334. tls_pwm_start(channel);
  335. return 0;
  336. case 24:
  337. channel = channel%10;
  338. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  339. wm_pwm4_config(WM_IO_PB_16);
  340. tls_pwm_stop(channel);
  341. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  342. DmaDesc.src_addr = HR_PWM_CAPDAT;
  343. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  344. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  345. DmaDesc.valid = TLS_DMA_DESC_VALID;
  346. DmaDesc.next = NULL;
  347. tls_dma_start(dmaCh, &DmaDesc, 0);
  348. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  349. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  350. tls_pwm_start(channel);
  351. return 0;
  352. case 34:
  353. channel = channel%10;
  354. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  355. wm_pwm4_config(WM_IO_PB_26);
  356. tls_pwm_stop(channel);
  357. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  358. DmaDesc.src_addr = HR_PWM_CAPDAT;
  359. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  360. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  361. DmaDesc.valid = TLS_DMA_DESC_VALID;
  362. DmaDesc.next = NULL;
  363. tls_dma_start(dmaCh, &DmaDesc, 0);
  364. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  365. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  366. tls_pwm_start(channel);
  367. return 0;
  368. case 44:
  369. channel = channel%10;
  370. memset(pwmDmaCap4, 0, sizeof(pwmDmaCap4)/sizeof(char));
  371. wm_pwm4_config(WM_IO_PA_04);
  372. tls_pwm_stop(channel);
  373. dmaCh = tls_dma_request(1, TLS_DMA_FLAGS_CHANNEL_SEL(TLS_DMA_SEL_PWM_CAP0) | TLS_DMA_FLAGS_HARD_MODE);
  374. DmaDesc.src_addr = HR_PWM_CAPDAT;
  375. DmaDesc.dest_addr = (unsigned int)pwmDmaCap4;
  376. DmaDesc.dma_ctrl = TLS_DMA_DESC_CTRL_DEST_ADD_INC | TLS_DMA_DESC_CTRL_BURST_SIZE1 | TLS_DMA_DESC_CTRL_DATA_SIZE_WORD | TLS_DMA_DESC_CTRL_TOTAL_BYTES(400);
  377. DmaDesc.valid = TLS_DMA_DESC_VALID;
  378. DmaDesc.next = NULL;
  379. tls_dma_start(dmaCh, &DmaDesc, 0);
  380. tls_dma_irq_register(dmaCh, pwm_dma_callback, (void*)channel, TLS_DMA_IRQ_TRANSFER_DONE);
  381. tls_pwm_cap_init(channel, sysclk.apbclk*UNIT_MHZ/256/freq, DISABLE, WM_PWM_CAP_DMA_INT);
  382. tls_pwm_start(channel);
  383. return 0;
  384. // #endif
  385. // TODO 再选一组PWM0~PWM4
  386. default:
  387. break;
  388. }
  389. return -1;
  390. }
  391. // @return -1 关闭失败。 0 关闭成功
  392. int luat_pwm_close(int channel) {
  393. int ret = -1;
  394. channel = channel%10;
  395. if (channel < 0 || channel > 4)
  396. return 0;
  397. ret = tls_pwm_stop(channel);
  398. pwm_confs[channel].period = 0;
  399. if(ret != WM_SUCCESS)
  400. return ret;
  401. return 0;
  402. }