u8x8_d_ssd1320.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. /*
  2. u8x8_d_ssd1320.c
  3. Universal 8bit Graphics Library (https://github.com/olikraus/u8g2/)
  4. Copyright (c) 2020, olikraus@gmail.com
  5. All rights reserved.
  6. Redistribution and use in source and binary forms, with or without modification,
  7. are permitted provided that the following conditions are met:
  8. * Redistributions of source code must retain the above copyright notice, this list
  9. of conditions and the following disclaimer.
  10. * Redistributions in binary form must reproduce the above copyright notice, this
  11. list of conditions and the following disclaimer in the documentation and/or other
  12. materials provided with the distribution.
  13. THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND
  14. CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
  15. INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  16. MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  17. DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
  18. CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  19. SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  20. NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  21. LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  22. CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  23. STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  24. ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
  25. ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. https://github.com/olikraus/u8g2/issues/1351
  27. SSD1320:
  28. 160 x 160 dot matrix
  29. 16 gray scale
  30. Adapted from u8x8_d_ssd1322.c with the command set of the SSD1320 controller
  31. "official" procedure is described here: https://github.com/olikraus/u8g2/wiki/internal
  32. NOTE: U8x8 does NOT work!
  33. */
  34. #include "u8x8.h"
  35. static const uint8_t u8x8_d_ssd1320_cs1_160x132_nhd_powersave0_seq[] = {
  36. U8X8_START_TRANSFER(), /* enable chip, delay is part of the transfer start */
  37. U8X8_C(0x0af), /* ssd1320: display on */
  38. U8X8_END_TRANSFER(), /* disable chip */
  39. U8X8_END() /* end of sequence */
  40. };
  41. static const uint8_t u8x8_d_ssd1320_cs1_160x132_nhd_powersave1_seq[] = {
  42. U8X8_START_TRANSFER(), /* enable chip, delay is part of the transfer start */
  43. U8X8_C(0x0ae), /* ssd1320: display off */
  44. U8X8_END_TRANSFER(), /* disable chip */
  45. U8X8_END() /* end of sequence */
  46. };
  47. /*
  48. input:32
  49. one tile (8 Bytes; 1 byte per column)
  50. output:
  51. Tile for SSD1320 (32 Bytes)
  52. The origin of the display seems to be in the upper right-hand corner. Therefore
  53. compared to SSD1322, the order inside each byte is swapped.
  54. */
  55. static uint8_t u8x8_ssd1320_to32_dest_buf[32];
  56. static uint8_t *u8x8_ssd1320_8to32(U8X8_UNUSED u8x8_t *u8x8, uint8_t *ptr)
  57. {
  58. uint8_t v;
  59. uint8_t a,b;
  60. uint8_t i, j;
  61. uint8_t *dest;
  62. for( j = 0; j < 4; j++ )
  63. {
  64. dest = u8x8_ssd1320_to32_dest_buf;
  65. dest += j;
  66. a =*ptr;
  67. ptr++;
  68. b = *ptr;
  69. ptr++;
  70. for( i = 0; i < 8; i++ )
  71. {
  72. v = 0;
  73. if ( a&1 ) v |= 0x0f;
  74. if ( b&1 ) v |= 0xf0;
  75. *dest = v;
  76. dest+=4;
  77. a >>= 1;
  78. b >>= 1;
  79. }
  80. }
  81. return u8x8_ssd1320_to32_dest_buf;
  82. }
  83. uint8_t u8x8_d_ssd1320_common(u8x8_t *u8x8, uint8_t msg, uint8_t arg_int, void *arg_ptr)
  84. {
  85. uint8_t x;
  86. uint8_t y, c;
  87. uint8_t *ptr;
  88. switch(msg)
  89. {
  90. /* U8X8_MSG_DISPLAY_SETUP_MEMORY is handled by the calling function */
  91. /*
  92. case U8X8_MSG_DISPLAY_SETUP_MEMORY:
  93. break;
  94. case U8X8_MSG_DISPLAY_INIT:
  95. u8x8_d_helper_display_init(u8x8);
  96. u8x8_cad_SendSequence(u8x8, u8x8_d_ssd1320_256x64_init_seq);
  97. break;
  98. */
  99. case U8X8_MSG_DISPLAY_SET_POWER_SAVE:
  100. if ( arg_int == 0 )
  101. u8x8_cad_SendSequence(u8x8, u8x8_d_ssd1320_cs1_160x132_nhd_powersave0_seq);
  102. else
  103. u8x8_cad_SendSequence(u8x8, u8x8_d_ssd1320_cs1_160x132_nhd_powersave1_seq);
  104. break;
  105. #ifdef U8X8_WITH_SET_CONTRAST
  106. case U8X8_MSG_DISPLAY_SET_CONTRAST:
  107. u8x8_cad_StartTransfer(u8x8);
  108. u8x8_cad_SendCmd(u8x8, 0x081 );
  109. u8x8_cad_SendArg(u8x8, arg_int ); /* ssd1320 has range from 1 to 255 */
  110. u8x8_cad_EndTransfer(u8x8);
  111. break;
  112. #endif
  113. case U8X8_MSG_DISPLAY_DRAW_TILE:
  114. u8x8_cad_StartTransfer(u8x8);
  115. x = ((u8x8_tile_t *)arg_ptr)->x_pos;
  116. y = (((u8x8_tile_t *)arg_ptr)->y_pos);
  117. x += u8x8->x_offset;
  118. y *= 8;
  119. u8x8_cad_SendCmd(u8x8, 0x022 ); /* set row address, moved out of the loop (issue 302) */
  120. u8x8_cad_SendArg(u8x8, y);
  121. u8x8_cad_SendArg(u8x8, y+7);
  122. do {
  123. c = ((u8x8_tile_t *)arg_ptr)->cnt;
  124. ptr = ((u8x8_tile_t *)arg_ptr)->tile_ptr;
  125. do {
  126. u8x8_cad_SendCmd(u8x8, 0x021 ); /* set column address */
  127. u8x8_cad_SendArg(u8x8, x ); /* start */
  128. u8x8_cad_SendArg(u8x8, x+3 ); /* end */
  129. u8x8_cad_SendData(u8x8, 32, u8x8_ssd1320_8to32(u8x8, ptr));
  130. ptr += 8;
  131. x += 4;
  132. c--;
  133. } while( c > 0 );
  134. //x += 2;
  135. arg_int--;
  136. } while( arg_int > 0 );
  137. u8x8_cad_EndTransfer(u8x8);
  138. break;
  139. default:
  140. return 0;
  141. }
  142. return 1;
  143. }
  144. /*=========================================================*/
  145. /* 160x32 */
  146. static const uint8_t u8x8_d_ssd1320_cs1_160x32_nhd_flip0_seq[] = {
  147. U8X8_START_TRANSFER(), /* enable chip, delay is part of the transfer start */
  148. U8X8_C(0x0a0), /* remap */
  149. U8X8_END_TRANSFER(), /* disable chip */
  150. U8X8_END() /* end of sequence */
  151. };
  152. static const uint8_t u8x8_d_ssd1320_cs1_160x32_nhd_flip1_seq[] = {
  153. U8X8_START_TRANSFER(), /* enable chip, delay is part of the transfer start */
  154. U8X8_C(0x0a1), /* remap */
  155. U8X8_END_TRANSFER(), /* disable chip */
  156. U8X8_END() /* end of sequence */
  157. };
  158. static const u8x8_display_info_t u8x8_d_ssd1320_cs1_160x32_display_info =
  159. {
  160. /* chip_enable_level = */ 0,
  161. /* chip_disable_level = */ 1,
  162. /* post_chip_enable_wait_ns = */ 20,
  163. /* pre_chip_disable_wait_ns = */ 10,
  164. /* reset_pulse_width_ms = */ 100, /* ssd1320: 2 us */
  165. /* post_reset_wait_ms = */ 100, /* far east OLEDs need much longer setup time */
  166. /* sda_setup_time_ns = */ 50, /* ssd1320: 15ns, but cycle time is 100ns, so use 100/2 */
  167. /* sck_pulse_width_ns = */ 50, /* ssd1320: 20ns, but cycle time is 100ns, so use 100/2, AVR: below 70: 8 MHz, >= 70 --> 4MHz clock */
  168. /* sck_clock_hz = */ 10000000UL, /* since Arduino 1.6.0, the SPI bus speed in Hz. Should be 1000000000/sck_pulse_width_ns, increased to 8MHz (issue 215), 10 MHz (issue 301) */
  169. /* spi_mode = */ 0, /* active high, rising edge */
  170. /* i2c_bus_clock_100kHz = */ 4,
  171. /* data_setup_time_ns = */ 10,
  172. /* write_pulse_width_ns = */ 150, /* ssd1320: cycle time is 300ns, so use 300/2 = 150 */
  173. /* tile_width = */ 20, /* 160 pixel, so we require 20 bytes for this */
  174. /* tile_hight = */ 4,
  175. /* default_x_offset = */ 0, /* this is the byte offset (there are two pixel per byte with 4 bit per pixel) */
  176. /* flipmode_x_offset = */ 0,
  177. /* pixel_width = */ 160,
  178. /* pixel_height = */ 32
  179. };
  180. // initialisation sequence from the Arduino Library
  181. // (see https://github.com/sparkfun/SparkFun_SSD1320_OLED_Arduino_Library)
  182. static const uint8_t u8x8_d_ssd1320_cs1_160x32_init_seq[] = {
  183. U8X8_DLY(1),
  184. U8X8_START_TRANSFER(), /* enable chip, delay is part of the transfer start */
  185. U8X8_DLY(1),
  186. U8X8_C(0xae), /* display off */
  187. U8X8_CA(0xd5, 0xC2), /* set display clock divide ratio/oscillator frequency (set clock as 80 frames/sec) */
  188. U8X8_CA(0xa8, 0x1f), /* multiplex ratio 1/64 Duty (0x0F~0x3F) */
  189. U8X8_CA(0xa2, 0x00), /* display start line */
  190. U8X8_C(0xa0), /* Set Segment Re-Map: column address 0 mapped to SEG0 CS1 */
  191. // U8X8_C(0xa1), /* Set Segment Re-Map: column address 0 mapped to SEG0 CS2 */
  192. U8X8_C(0xc8), /* Set COM Output Scan Direction: normal mode CS1 */
  193. // U8X8_C(0xc0), /* Set COM Output Scan Direction: normal mode CS2 */
  194. U8X8_CA(0xd3, 0x72), /* CS1 */
  195. // U8X8_CA(0xd3, 0x92), /* CS2 */
  196. U8X8_CA(0xda, 0x12), /* Set SEG Pins Hardware Configuration: */
  197. U8X8_CA(0x81, 0x5a), /* contrast */
  198. U8X8_CA(0xd9, 0x22), /* Set Phase Length */
  199. U8X8_CA(0xdb, 0x30), /* VCOMH Deselect Level */
  200. U8X8_CA(0xad, 0x10), /* Internal IREF Enable */
  201. U8X8_CA(0x20, 0x00), /* Memory Addressing Mode: Horizontal */
  202. U8X8_CA(0x8d, 0x01), /* disable internal charge pump 1 */
  203. U8X8_CA(0xac, 0x00), /* disable internal charge pump 2 */
  204. U8X8_C(0xa4), /* display on */
  205. U8X8_C(0xa6), /* normal display */
  206. U8X8_DLY(1), /* delay 2ms */
  207. U8X8_END_TRANSFER(), /* disable chip */
  208. U8X8_END() /* end of sequence */
  209. };
  210. uint8_t u8x8_d_ssd1320_160x32(u8x8_t *u8x8, uint8_t msg, uint8_t arg_int, void *arg_ptr)
  211. {
  212. switch(msg)
  213. {
  214. case U8X8_MSG_DISPLAY_SETUP_MEMORY:
  215. u8x8_d_helper_display_setup_memory(u8x8, &u8x8_d_ssd1320_cs1_160x32_display_info);
  216. break;
  217. case U8X8_MSG_DISPLAY_INIT:
  218. u8x8_d_helper_display_init(u8x8);
  219. u8x8_cad_SendSequence(u8x8, u8x8_d_ssd1320_cs1_160x32_init_seq);
  220. break;
  221. case U8X8_MSG_DISPLAY_SET_FLIP_MODE:
  222. if ( arg_int == 0 ){
  223. u8x8_cad_SendSequence(u8x8, u8x8_d_ssd1320_cs1_160x32_nhd_flip0_seq);
  224. u8x8->x_offset = u8x8->display_info->default_x_offset;
  225. }
  226. else{
  227. u8x8_cad_SendSequence(u8x8, u8x8_d_ssd1320_cs1_160x32_nhd_flip1_seq);
  228. u8x8->x_offset = u8x8->display_info->flipmode_x_offset;
  229. }
  230. break;
  231. default:
  232. return u8x8_d_ssd1320_common(u8x8, msg, arg_int, arg_ptr);
  233. }
  234. return 1;
  235. }
  236. /*=========================================================*/
  237. /* 160x132 (actually 320x132) */
  238. static const uint8_t u8x8_d_ssd1320_cs1_160x132_nhd_flip0_seq[] = {
  239. U8X8_START_TRANSFER(), /* enable chip, delay is part of the transfer start */
  240. U8X8_C(0x0a0), /* remap */
  241. U8X8_C(0xc8), /* Set COM Output Scan Direction: normal mode CS1 */
  242. U8X8_CA(0xd3, 0x0e), /* CS1 */
  243. U8X8_END_TRANSFER(), /* disable chip */
  244. U8X8_END() /* end of sequence */
  245. };
  246. static const uint8_t u8x8_d_ssd1320_cs1_160x132_nhd_flip1_seq[] = {
  247. U8X8_START_TRANSFER(), /* enable chip, delay is part of the transfer start */
  248. U8X8_C(0x0a1), /* remap */
  249. U8X8_C(0xc0), /* Set COM Output Scan Direction: normal mode CS1 */
  250. U8X8_CA(0xd3, 0x92), /* CS1 */
  251. U8X8_END_TRANSFER(), /* disable chip */
  252. U8X8_END() /* end of sequence */
  253. };
  254. static const u8x8_display_info_t u8x8_d_ssd1320_cs1_160x132_display_info =
  255. {
  256. /* chip_enable_level = */ 0,
  257. /* chip_disable_level = */ 1,
  258. /* post_chip_enable_wait_ns = */ 20,
  259. /* pre_chip_disable_wait_ns = */ 10,
  260. /* reset_pulse_width_ms = */ 100, /* ssd1320: 2 us */
  261. /* post_reset_wait_ms = */ 100, /* far east OLEDs need much longer setup time */
  262. /* sda_setup_time_ns = */ 50, /* ssd1320: 15ns, but cycle time is 100ns, so use 100/2 */
  263. /* sck_pulse_width_ns = */ 50, /* ssd1320: 20ns, but cycle time is 100ns, so use 100/2, AVR: below 70: 8 MHz, >= 70 --> 4MHz clock */
  264. /* sck_clock_hz = */ 10000000UL, /* since Arduino 1.6.0, the SPI bus speed in Hz. Should be 1000000000/sck_pulse_width_ns, increased to 8MHz (issue 215), 10 MHz (issue 301) */
  265. /* spi_mode = */ 0, /* active high, rising edge */
  266. /* i2c_bus_clock_100kHz = */ 4,
  267. /* data_setup_time_ns = */ 10,
  268. /* write_pulse_width_ns = */ 150, /* ssd1320: cycle time is 300ns, so use 300/2 = 150 */
  269. /* tile_width = */ 20, /* 160 pixel, so we require 20 bytes for this */
  270. /* tile_hight = */ 17,
  271. /* default_x_offset = */ 0, /* this is the byte offset (there are two pixel per byte with 4 bit per pixel) */
  272. /* flipmode_x_offset = */ 0,
  273. /* pixel_width = */ 160,
  274. /* pixel_height = */ 132
  275. };
  276. /* the following sequence will work, but requires contrast to be very high */
  277. // static const uint8_t u8x8_d_ssd1320_cs1_160x132_init_seq[] = {
  278. // U8X8_DLY(1),
  279. // U8X8_START_TRANSFER(), /* enable chip, delay is part of the transfer start */
  280. // U8X8_DLY(1),
  281. // U8X8_C(0xae), /* display off */
  282. // U8X8_CA(0xd5, 0xC2), /* set display clock divide ratio/oscillator frequency (set clock as 80 frames/sec) */
  283. // U8X8_CA(0xa8, 0x83), /* multiplex ratio 1/132 Duty */
  284. // U8X8_CA(0xa2, 0x00), /* display start line */
  285. // U8X8_C(0xa0), /* Set Segment Re-Map: column address 0 mapped to SEG0 CS1 */
  286. // // U8X8_C(0xa1), /* Set Segment Re-Map: column address 0 mapped to SEG0 CS2 */
  287. // U8X8_C(0xc8), /* Set COM Output Scan Direction: normal mode CS1 */
  288. // // U8X8_C(0xc0), /* Set COM Output Scan Direction: normal mode CS2 */
  289. // U8X8_CA(0xd3, 0x0e), /* CS1 */
  290. // // U8X8_CA(0xd3, 0x92), /* CS2 */
  291. // U8X8_CA(0xda, 0x12), /* Set SEG Pins Hardware Configuration: */
  292. // U8X8_CA(0x81, 0x5a), /* contrast */
  293. // U8X8_CA(0xd9, 0x22), /* Set Phase Length */
  294. // U8X8_CA(0xdb, 0x30), /* VCOMH Deselect Level */
  295. // U8X8_CA(0xad, 0x10), /* Internal IREF Enable */
  296. // U8X8_CA(0x20, 0x00), /* Memory Addressing Mode: Horizontal */
  297. // U8X8_CA(0x8d, 0x01), /* disable internal charge pump 1 */
  298. // U8X8_CA(0xac, 0x00), /* disable internal charge pump 2 */
  299. // U8X8_C(0xa4), /* display on */
  300. // U8X8_C(0xa6), /* normal display */
  301. // U8X8_DLY(1), /* delay 2ms */
  302. // U8X8_END_TRANSFER(), /* disable chip */
  303. // U8X8_END() /* end of sequence */
  304. // };
  305. /*
  306. OLED_WR_Byte(0xae,OLED_CMD);//Display OFF
  307. OLED_WR_Byte(0xfd,OLED_CMD);//Set Command Lock
  308. OLED_WR_Byte(0x12,OLED_CMD);
  309. OLED_WR_Byte(0x20,OLED_CMD);//Set Memory Addressing Mode
  310. OLED_WR_Byte(0x00,OLED_CMD);
  311. OLED_WR_Byte(0x25,OLED_CMD);//Set Portrait Addressing Mode
  312. OLED_WR_Byte(0x00,OLED_CMD);//Normal Addressing Mode
  313. OLED_WR_Byte(0x81,OLED_CMD);//Set Contrast Control
  314. OLED_WR_Byte(0x6b,OLED_CMD);
  315. OLED_WR_Byte1(0xa0,OLED_CMD,1);//Set Seg Remap LEFT DISPLAY
  316. OLED_WR_Byte1(0xa1,OLED_CMD,2);//Set Seg Remap RIGHT DISPLAY
  317. OLED_WR_Byte(0xa2,OLED_CMD);//Set Display Start Line
  318. OLED_WR_Byte(0x00,OLED_CMD);
  319. OLED_WR_Byte(0xa4,OLED_CMD);//Resume to RAM content display
  320. OLED_WR_Byte(0xa6,OLED_CMD);//Set Normal Display
  321. OLED_WR_Byte(0xa8,OLED_CMD);//Set MUX Ratio
  322. OLED_WR_Byte(0x83,OLED_CMD);//1/132 duty
  323. OLED_WR_Byte(0xad,OLED_CMD);//Select external or internal IREF
  324. OLED_WR_Byte(0x10,OLED_CMD);
  325. OLED_WR_Byte(0xbc,OLED_CMD);//Set Pre-charge voltage
  326. OLED_WR_Byte(0x1e,OLED_CMD);//
  327. OLED_WR_Byte(0xbf,OLED_CMD);//Linear LUT
  328. OLED_WR_Byte1(0xc8,OLED_CMD,1);//Set COM Output Scan Direction LEFT DISPLAY
  329. OLED_WR_Byte1(0xc0,OLED_CMD,2);//Set COM Output Scan Direction RIGHT DISPLAY
  330. OLED_WR_Byte(0xd3,OLED_CMD);//Set Display Offset
  331. OLED_WR_Byte1(0x0e,OLED_CMD,1); //LEFT DISPLAY
  332. OLED_WR_Byte1(0x92,OLED_CMD,2); // RIGHT DISPLAY
  333. OLED_WR_Byte(0xd5,OLED_CMD);//Set Display Clock Divide Ratio/Oscillator Frequency
  334. OLED_WR_Byte(0xc2,OLED_CMD);//85Hz
  335. OLED_WR_Byte(0xd9,OLED_CMD);//Set Pre-charge Period
  336. OLED_WR_Byte(0x72,OLED_CMD);//
  337. OLED_WR_Byte(0xda,OLED_CMD);//Set SEG Pins Hardware Configuration
  338. OLED_WR_Byte(0x32,OLED_CMD);
  339. OLED_WR_Byte(0xbd,OLED_CMD);//Set VP
  340. OLED_WR_Byte(0x03,OLED_CMD);
  341. OLED_WR_Byte(0xdb,OLED_CMD);//Set VCOMH
  342. OLED_WR_Byte(0x30,OLED_CMD);
  343. OLED_WR_Byte(0xaf,OLED_CMD);//Display on
  344. */
  345. static const uint8_t u8x8_d_ssd1320_160x132_init_seq[] = {
  346. U8X8_DLY(1),
  347. U8X8_START_TRANSFER(), /* enable chip, delay is part of the transfer start */
  348. U8X8_DLY(1),
  349. U8X8_C(0xae), /* display off */
  350. U8X8_CA(0xd5, 0xC2), /* set display clock divide ratio/oscillator frequency (set clock as 80 frames/sec) */
  351. U8X8_CA(0xa8, 0x83), /* multiplex ratio 1/132 Duty */
  352. U8X8_CA(0xa2, 0x00), /* display start line */
  353. U8X8_C(0xa0), /* Set Segment Re-Map: column address 0 mapped to SEG0 CS1 */
  354. // U8X8_C(0xa1), /* Set Segment Re-Map: column address 0 mapped to SEG0 CS2 */
  355. U8X8_C(0xc8), /* Set COM Output Scan Direction: normal mode CS1 */
  356. // U8X8_C(0xc0), /* Set COM Output Scan Direction: normal mode CS2 */
  357. U8X8_CA(0xad, 0x10), /* select Iref: 0x00 external (reset default), 0x10 internal */
  358. U8X8_CA(0xbc, 0x1e), /* pre-charge voltage level 0x00..0x1f, reset default: 0x1e */
  359. U8X8_C(0xbf), /* select linear LUT */
  360. U8X8_CA(0xd5, 0xc2), /* Bit 0..3: clock ratio 1, 2, 4, 8, ...256, reset=0x1, Bit 4..7: F_osc 0..15 */
  361. U8X8_CA(0xd9, 0x72), /* Set Phase 1&2 Length, Bit 0..3: Phase 1, Bit 4..7: Phase 2, reset default 0x72 */
  362. U8X8_CA(0xbd, 0x03), /* from the vendor init sequence */
  363. U8X8_CA(0xdb, 0x30), /* VCOMH Deselect Level */
  364. U8X8_CA(0xd3, 0x0e), /* CS1 */
  365. // U8X8_CA(0xd3, 0x92), /* CS2 */
  366. U8X8_CA(0xda, 0x12), /* Set SEG Pins Hardware Configuration: */
  367. U8X8_CA(0x81, 0x6b), /* contrast */
  368. //U8X8_CA(0xd9, 0x22), /* Set Phase Length */
  369. //U8X8_CA(0xdb, 0x30), /* VCOMH Deselect Level */
  370. //U8X8_CA(0xad, 0x10), /* Internal IREF Enable */
  371. U8X8_CA(0x20, 0x00), /* Memory Addressing Mode: Horizontal */
  372. //U8X8_CA(0x8d, 0x01), /* unknown in SSD1320 datasheet, disable internal charge pump 1 */
  373. //U8X8_CA(0xac, 0x00), /* unknown in SSD1320 datasheet, disable internal charge pump 2 */
  374. U8X8_C(0xa4), /* display RAM on */
  375. U8X8_C(0xa6), /* normal display */
  376. U8X8_DLY(1), /* delay 2ms */
  377. U8X8_END_TRANSFER(), /* disable chip */
  378. U8X8_END() /* end of sequence */
  379. };
  380. uint8_t u8x8_d_ssd1320_160x132(u8x8_t *u8x8, uint8_t msg, uint8_t arg_int, void *arg_ptr)
  381. {
  382. switch(msg)
  383. {
  384. case U8X8_MSG_DISPLAY_SETUP_MEMORY:
  385. u8x8_d_helper_display_setup_memory(u8x8, &u8x8_d_ssd1320_cs1_160x132_display_info);
  386. break;
  387. case U8X8_MSG_DISPLAY_INIT:
  388. u8x8_d_helper_display_init(u8x8);
  389. // u8x8_cad_SendSequence(u8x8, u8x8_d_ssd1320_cs1_160x132_init_seq);
  390. u8x8_cad_SendSequence(u8x8, u8x8_d_ssd1320_160x132_init_seq);
  391. break;
  392. case U8X8_MSG_DISPLAY_SET_FLIP_MODE:
  393. if ( arg_int == 0 ){
  394. u8x8_cad_SendSequence(u8x8, u8x8_d_ssd1320_cs1_160x132_nhd_flip0_seq);
  395. u8x8->x_offset = u8x8->display_info->default_x_offset;
  396. }
  397. else{
  398. u8x8_cad_SendSequence(u8x8, u8x8_d_ssd1320_cs1_160x132_nhd_flip1_seq);
  399. u8x8->x_offset = u8x8->display_info->flipmode_x_offset;
  400. }
  401. break;
  402. default:
  403. return u8x8_d_ssd1320_common(u8x8, msg, arg_int, arg_ptr);
  404. }
  405. return 1;
  406. }